

DS302 (v3.7) September 9, 2009

# Virtex-4 FPGA Data Sheet: DC and Switching Characteristics

**Product Specification** 

## **Virtex-4 FPGA Electrical Characteristics**

Virtex®-4 FPGAs are available in -12, -11, and -10 speed grades, with -12 having the highest performance.

Virtex-4 FPGA DC and AC characteristics are specified for both commercial and industrial grades. Except the operating temperature range or unless otherwise noted, all the DC and AC electrical parameters are the same for a particular speed grade (that is, the timing characteristics of a -10 speed grade industrial device are the same as for a -10 speed grade commercial device). However, only selected speed grades and/or devices might be available in the industrial range.

All supply voltage and junction temperature specifications are representative of worst-case conditions. The parameters included are common to popular designs and typical applications.

This Virtex-4 FPGA Data Sheet is part of an overall set of documentation on the Virtex-4 family of FPGAs that is available on the Xilinx website:

- Virtex-4 Family Overview, DS112
- Virtex-4 FPGA User Guide, UG070
- Virtex-4 FPGA Configuration Guide, UG071
- XtremeDSP for Virtex-4 FPGAs User Guide, UG073
- Virtex-4 FPGA Packaging and Pinout Specification, UG075
- Virtex-4 FPGA PCB Designer's Guide, UG072
- Virtex-4 RocketIO™ Multi-Gigabit Transceiver User Guide, UG076
- Virtex-4 FPGA Embedded Tri-Mode Ethernet MAC User Guide, UG074
- PowerPC® 405 Processor Block Reference Guide, UG018

All specifications are subject to change without notice.

# Virtex-4 FPGA DC Characteristics

Table 1: Absolute Maximum Ratings

| Symbol             | Description                                                                                 |                                                                                      | Units |
|--------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------|
| V <sub>CCINT</sub> | Internal supply voltage relative to GND                                                     | -0.5 to 1.32                                                                         | V     |
| V <sub>CCAUX</sub> | Auxiliary supply voltage relative to GND                                                    | -0.5 to 3.0                                                                          | V     |
| V <sub>CCO</sub>   | Output drivers supply voltage relative to GND                                               | -0.5 to 3.75                                                                         | V     |
| $V_{BATT}$         | Key memory battery backup supply                                                            | -0.5 to 4.05                                                                         | V     |
| $V_{REF}$          | Input reference voltage                                                                     | -0.3 to 3.75                                                                         | V     |
|                    | I/O input voltage relative to GND (all user and dedicated I/Os)                             | -0.75 to 4.05                                                                        | V     |
| $V_{IN}$           | I/O input voltage relative to GND (restricted to maximum of 100 user I/Os) <sup>(3,4)</sup> | -0.95 to 4.4<br>(Commercial Temperature)<br>-0.85 to 4.3<br>(Industrial Temperature) | V     |
|                    | 2.5V or below I/O input voltage relative to GND (user and dedicated I/Os)                   | -0.75 to V <sub>CCO</sub> +0.5                                                       | V     |
| I                  | Current applied to an I/O pin, powered or unpowered                                         | ±100                                                                                 | mA    |
| I <sub>IN</sub>    | Total current applied to all I/O pins, powered or unpowered                                 | ±200                                                                                 | mA    |

© 2004–2009 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. The PowerPC name and logo are registered trademarks of IBM Corp. and used under license. PCI, PCI Express, PCIe, and PCI-X are trademarks of PCI-SIG. All other trademarks are the property of their respective owners.



Table 1: Absolute Maximum Ratings (Continued)

| Symbol           | Description                                                                          |                                                                                      | Units |
|------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------|
|                  | Voltage applied to 3-state 3.3V output (all user and dedicated I/Os)                 | -0.75 to 4.05                                                                        | V     |
| $V_{TS}$         | Voltage applied to 3-state 3.3V output (restricted to maximum of 100 user I/Os)(3,4) | -0.95 to 4.4<br>(Commercial Temperature)<br>-0.85 to 4.3<br>(Industrial Temperature) | ٧     |
|                  | 2.5V or below I/O input voltage relative to GND (user and dedicated I/Os)            | -0.75 to V <sub>CCO</sub> +0.5                                                       | V     |
| AVCCAUXRX        | Receive auxiliary supply voltage relative to analog ground, GNDA (RocketlO pins)     | -0.5 to 1.32                                                                         | V     |
| AVCCAUXTX        | Transmit auxiliary supply voltage relative to analog ground, GNDA (RocketlO pins)    | -0.5 to 1.32                                                                         | V     |
| AVCCAUXMGT       | Management auxiliary supply voltage relative to analog ground, GNDA (RocketlO pins)  | -0.5 to 3.0                                                                          | V     |
| V <sub>TRX</sub> | Terminal receive supply voltage relative to GND                                      | -0.5 to 3.0                                                                          | V     |
| V <sub>TTX</sub> | Terminal transmit supply voltage relative to GND                                     | -0.5 to 1.65                                                                         | V     |
| T <sub>STG</sub> | Storage temperature (ambient)                                                        | -65 to 150                                                                           | °C    |
| T <sub>SOL</sub> | Maximum soldering temperature (2)                                                    | +220                                                                                 | °C    |
| T <sub>J</sub>   | Maximum junction temperature <sup>(2)</sup>                                          | +125                                                                                 | °C    |

- Stresses beyond those listed under Absolute Maximum Ratings might cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time might affect device reliability.
- For soldering guidelines and thermal considerations, see the *Virtex-4 Packaging and Pinout Specification* on the Xilinx website. When using more than 100 3.3V I/Os, refer to the *Virtex-4 FPGA User Guide*, Chapter 6, "3.3V I/O Design Guidelines."
- 3.
- For more flexibility in specific designs, a maximum of 100 user I/Os can be stressed beyond the normal spec for no more than 20% of a data period. There are no bank restrictions.

Table 2: Recommended Operating Conditions

| Symbol                                | Description                                                                                          |            | Min        | Max                    | Units |
|---------------------------------------|------------------------------------------------------------------------------------------------------|------------|------------|------------------------|-------|
| V                                     | Internal supply voltage relative to GND, $T_J = 0^{\circ} C$ to +85° C                               | Commercial | 1.14       | 1.26                   | V     |
| V <sub>CCINT</sub>                    | Internal supply voltage relative to GND, $T_J = -40^{\circ} \text{C}$ to $+100^{\circ} \text{C}$     | Industrial | 1.14       | 1.26                   | V     |
| V                                     | Auxiliary supply voltage relative to GND, $T_J = 0^{\circ} C$ to $+85^{\circ} C$                     | Commercial | 2.375      | 2.625                  | V     |
| V <sub>CCAUX</sub>                    | Auxiliary supply voltage relative to GND, $T_J = -40^{\circ} \text{ C}$ to $+100^{\circ} \text{ C}$  | Industrial | 2.375      | 2.625                  | V     |
| V <sub>CCO</sub> <sup>(1,3,4,5)</sup> | Supply voltage relative to GND, T <sub>J</sub> = 0°C to +85°C Comr                                   |            | 1.14       | 3.45                   | V     |
| VCCO(1,0,1,0)                         | Supply voltage relative to GND, $T_J = -40^{\circ} \text{C}$ to $+100^{\circ} \text{C}$              | Industrial | 1.14       | 3.45                   | V     |
|                                       | 3.3V supply voltage relative to GND, T <sub>J</sub> = 0°C to +85°C                                   | Commercial | GND - 0.20 | 3.45                   | V     |
|                                       | 3.3V supply voltage relative to GND, $T_J = -40^{\circ}  \text{C}$ to $+100^{\circ}  \text{C}$       | Industrial | GND - 0.20 | 3.45                   | V     |
| $V_{IN}$                              | 2.5V and below supply voltage relative to GND, $T_J = 0^{\circ} C$ to +85° C                         | Commercial | GND - 0.20 | V <sub>CCO</sub> + 0.2 | V     |
|                                       | 2.5V and below supply voltage relative to GND, $T_J = -40^{\circ}\text{C}$ to $+100^{\circ}\text{C}$ | Industrial | GND - 0.20 | V <sub>CCO</sub> + 0.2 | V     |
| ı                                     | Maximum current through any pin in a powered or unpowered                                            | Commercial |            | 10                     | mA    |
| I <sub>IN</sub>                       | bank when forward biasing the clamp diode.                                                           | Industrial |            | 10                     | mA    |
| V (2)                                 | Battery voltage relative to GND, T <sub>J</sub> = 0° C to +85° C                                     | Commercial | 1.0        | 3.6                    | V     |
| V <sub>BATT</sub> <sup>(2)</sup>      | Battery voltage relative to GND, $T_J = -40^{\circ} \text{C}$ to $+100^{\circ} \text{C}$             | Industrial | 1.0        | 3.6                    | V     |



Table 2: Recommended Operating Conditions (Continued)

| Symbol                          | Description                                          |            | Min   | Max   | Units |
|---------------------------------|------------------------------------------------------|------------|-------|-------|-------|
| AVCCAUXRX <sup>(6)</sup>        | Auxiliary receive cumply voltage relative to CNDA    | Commercial | 1.14  | 1.26  | V     |
| AVCCAUXHX                       | Auxiliary receive supply voltage relative to GNDA    | Industrial | 1.14  | 1.26  | V     |
| AVCCAUXTX <sup>(6)</sup>        | Auxilians transmit auxilia valtage valetius to CNDA  | Commercial | 1.14  | 1.26  | V     |
|                                 | Auxiliary transmit supply voltage relative to GNDA   | Industrial | 1.14  | 1.26  | V     |
| AVCCALIVAACT                    | Auxiliary management supply voltage relative to GNDA | Commercial | 2.375 | 2.625 | V     |
| AVCCAUXMGT                      |                                                      | Industrial | 2.375 | 2.625 | V     |
| V (7)                           | Terminal reading aumhy valtage relative to CND       | Commercial | 0.25  | 2.5   | V     |
| V <sub>TRX</sub> <sup>(7)</sup> | Terminal receive supply voltage relative to GND      | Industrial | 0.25  | 2.5   | V     |
| V                               |                                                      | Commercial | 1.14  | 1.575 | V     |
| V <sub>TTX</sub>                | Terminal transmit supply voltage relative to GND     | Industrial | 1.14  | 1.575 | V     |

- Configuration data is retained even if  $V_{CCO}$  drops to 0V.
- V<sub>BATT</sub> is required only when using bitstream encryption. If battery is not used, connect V<sub>BATT</sub> to either ground or V<sub>CCAUX</sub>. For 3.3V I/O operation, refer to the *Virtex-4 FPGA User Guide*. Includes V<sub>CCO</sub> of 1.2V, 1.5V, 1.8V, 2.5V, and 3.3V
- 3.

- The configuration output supply voltage V<sub>CC\_CONFIG</sub> is also known as V<sub>CCO\_0</sub>

  IMPORTANT! All unused RocketIO transceivers must be connected to power and GND. When using RocketIO transceivers, refer to the power filtering section of the *Virtex-4 RocketIO Multi-Gigabit Transceiver User Guide*. Unused transceivers must be powered by an appropriate voltage level source. Passive filtering must meet the requirements discussed in the *Virtex-4 RocketIO Multi-Gigabit Transceiver User Guide*.
- Internal AC coupling is enabled.

Table 3: DC Characteristics Over Recommended Operating Conditions

| Symbol                              | Description                                                                              | Data Rate<br>(Gb/s) | Min | Тур | Max | Units |
|-------------------------------------|------------------------------------------------------------------------------------------|---------------------|-----|-----|-----|-------|
| V <sub>DRINT</sub>                  | Data retention V <sub>CCINT</sub> voltage (below which configuration data might be lost) |                     | 0.9 |     |     | V     |
| V <sub>DRI</sub>                    | Data retention V <sub>CCAUX</sub> voltage (below which configuration data might be lost) |                     | 2.0 |     |     | V     |
| I <sub>REF</sub>                    | V <sub>REF</sub> current per pin                                                         |                     |     |     | 10  | μΑ    |
| ΙL                                  | Input or output leakage current per pin (sample-tested)                                  |                     |     |     | 10  | μΑ    |
| C <sub>IN</sub>                     | Input capacitance (sample-tested)                                                        |                     |     |     | 10  | pF    |
|                                     | Pad pull-up (when selected) @ V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 3.3V              |                     | 5   |     | 200 | μΑ    |
|                                     | Pad pull-up (when selected) @ V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 3.0V              |                     | 5   |     | 125 | μΑ    |
| I <sub>RPU</sub> <sup>(1)</sup>     | Pad pull-up (when selected) @ V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 2.5V              |                     | 5   |     | 120 | μΑ    |
|                                     | Pad pull-up (when selected) @ V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 1.8V              |                     | 5   |     | 60  | μΑ    |
|                                     | Pad pull-up (when selected) @ V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 1.5V              |                     | 5   |     | 40  | μΑ    |
| I <sub>RPD</sub> <sup>(1)</sup>     | Pad pull-down (when selected) @ V <sub>IN</sub> = V <sub>CCO</sub>                       |                     | 5   |     | 100 | μΑ    |
| I <sub>BATT</sub> (1)               | Battery supply current                                                                   |                     |     | 75  | 100 | nA    |
|                                     |                                                                                          | 6.5                 |     | 292 | 427 | mA    |
|                                     |                                                                                          | 5.0                 |     | 302 | 485 | mA    |
| . (2)                               | Operating AVCCALIVEY cumply current                                                      | 4.25                |     | 291 | 446 | mA    |
| I <sub>CCAUXRX</sub> <sup>(2)</sup> | Operating AVCCAUXRX supply current                                                       | 3.125               |     | 279 | 382 | mA    |
|                                     |                                                                                          | 1.25/2.5            |     | 263 | 351 | mA    |
|                                     |                                                                                          | 1.25 Digital RX     |     | 314 | 432 | mA    |



Table 3: DC Characteristics Over Recommended Operating Conditions (Continued)

| Symbol                               | Description                                                                              | Data Rate<br>(Gb/s) | Min | Тур  | Max | Units  |
|--------------------------------------|------------------------------------------------------------------------------------------|---------------------|-----|------|-----|--------|
|                                      |                                                                                          | 6.5                 |     | 170  | 339 | mA     |
|                                      |                                                                                          | 5.0                 |     | 180  | 355 | mA     |
| (2)                                  | Operating AVCCALIVTY outply outport                                                      | 4.25                |     | 173  | 330 | mA     |
| I <sub>CCAUXTX</sub> <sup>(2)</sup>  | Operating AVCCAUXTX supply current                                                       | 3.125               |     | 165  | 307 | mA     |
|                                      |                                                                                          | 2.5                 |     | 157  | 298 | mA     |
|                                      |                                                                                          | 1.25                |     | 151  | 295 | mA     |
| I <sub>CCAUXMGT</sub> <sup>(2)</sup> | Operating AVCCAUXMGT supply current                                                      |                     |     | 3    | 5   | mA     |
| I <sub>TTX</sub> (2)                 | Operating $I_{TTX}$ supply current when transmitter is AC coupled or $V_{TTX} = V_{TRX}$ |                     |     | 100  | 210 | mA     |
| I <sub>TRX</sub> <sup>(2,3)</sup>    | Operating $I_{TRX}$ supply current when receiver is AC coupled or $V_{TTX} = V_{TRX}$    |                     |     | 12   | 24  | mA     |
| n                                    | Temperature diode ideality factor                                                        |                     |     | 1.02 |     | n      |
| P <sub>CPU</sub>                     | Power dissipation of PowerPC 405 processor block                                         |                     |     | 0.45 |     | mW/MHz |
| r                                    | Series resistance                                                                        |                     |     | 2    |     | Ω      |

- 1. Values are specified at nominal voltage, 25°C.
- 2. Typical I<sub>CC</sub> numbers given per tile with both MGTs operating with default settings. Maximum I<sub>CC</sub> numbers given per tile with both MGTs operating with maximum amplitude and emphasis settings.
- 3. Varies with AC / DC coupling.

Table 4: Quiescent Supply Current

| Symbol              | Description                                 | Device    | <b>Typ</b> <sup>(1)</sup> | Max      | Units    |    |
|---------------------|---------------------------------------------|-----------|---------------------------|----------|----------|----|
| I <sub>CCINTQ</sub> | Quiescent V <sub>CCINT</sub> supply current | XC4VLX15  | 46                        | Note (6) | mA       |    |
|                     |                                             | XC4VLX25  | 77                        | Note (6) | mA       |    |
|                     |                                             | XC4VLX40  | 121                       | Note (6) | mA       |    |
|                     |                                             | XC4VLX60  | 167                       | Note (6) | mA       |    |
|                     |                                             | XC4VLX80  | 220                       | Note (6) | mA       |    |
|                     |                                             | XC4VLX100 | 292                       | Note (6) | mA       |    |
|                     |                                             | XC4VLX160 | 384                       | Note (6) | mA       |    |
|                     |                                             |           | XC4VLX200                 | 489      | Note (6) | mA |
|                     |                                             | XC4VSX25  | 94                        | Note (6) | mA       |    |
|                     |                                             | XC4VSX35  | 140                       | Note (6) | mA       |    |
|                     |                                             | XC4VSX55  | 271                       | Note (6) | mA       |    |
|                     |                                             | XC4VFX12  | 47                        | Note (6) | mA       |    |
|                     |                                             | XC4VFX20  | 71                        | Note (6) | mA       |    |
|                     |                                             | XC4VFX40  | 139                       | Note (6) | mA       |    |
|                     |                                             | XC4VFX60  | 203                       | Note (6) | mA       |    |
|                     |                                             | XC4VFX100 | 311                       | Note (6) | mA       |    |
|                     |                                             | XC4VFX140 | 442                       | Note (6) | mA       |    |



Table 4: Quiescent Supply Current (Continued)

| Symbol                              | Description                                 | Device    | Typ <sup>(1)</sup> | Max      | Units |
|-------------------------------------|---------------------------------------------|-----------|--------------------|----------|-------|
| I <sub>ccoq</sub>                   | Quiescent V <sub>CCO</sub> supply current   | XC4VLX15  | 1.25               | Note (6) | mA    |
|                                     |                                             | XC4VLX25  | 1.25               | Note (6) | mA    |
|                                     |                                             | XC4VLX40  | 1.25               | Note (6) | mA    |
|                                     |                                             | XC4VLX60  | 1.5                | Note (6) | mA    |
|                                     |                                             | XC4VLX80  | 1.5                | Note (6) | mA    |
|                                     |                                             | XC4VLX100 | 1.75               | Note (6) | mA    |
|                                     |                                             | XC4VLX160 | 2.5                | Note (6) | mA    |
|                                     |                                             | XC4VLX200 | 2.5                | Note (6) | mA    |
|                                     |                                             | XC4VSX25  | 1.25               | Note (6) | mA    |
|                                     |                                             | XC4VSX35  | 1.25               | Note (6) | mA    |
|                                     |                                             | XC4VSX55  | 1.5                | Note (6) | mA    |
|                                     |                                             | XC4VFX12  | 1.25               | Note (6) | mA    |
|                                     |                                             | XC4VFX20  | 1.25               | Note (6) | mA    |
|                                     |                                             | XC4VFX40  | 1.25               | Note (6) | mA    |
|                                     |                                             | XC4VFX60  | 1.5                | Note (6) | mA    |
|                                     |                                             | XC4VFX100 | 1.75               | Note (6) | mA    |
|                                     |                                             | XC4VFX140 | 2.5                | Note (6) | mA    |
| I <sub>CCAUXQ</sub>                 | Quiescent V <sub>CCAUX</sub> supply current | XC4VLX15  | 31                 | Note (6) | mA    |
|                                     |                                             | XC4VLX25  | 36                 | Note (6) | mA    |
|                                     |                                             | XC4VLX40  | 43                 | Note (6) | mA    |
|                                     |                                             | XC4VLX60  | 74                 | Note (6) | mA    |
|                                     |                                             | XC4VLX80  | 83                 | Note (6) | mA    |
|                                     |                                             | XC4VLX100 | 95                 | Note (6) | mA    |
|                                     |                                             | XC4VLX160 | 133                | Note (6) | mA    |
|                                     |                                             | XC4VLX200 | 150                | Note (6) | mA    |
|                                     |                                             | XC4VSX25  | 62                 | Note (6) | mA    |
|                                     |                                             | XC4VSX35  | 70                 | Note (6) | mA    |
|                                     |                                             | XC4VSX55  | 91                 | Note (6) | mA    |
|                                     |                                             | XC4VFX12  | 31                 | Note (6) | mA    |
|                                     |                                             | XC4VFX20  | 35                 | Note (6) | mA    |
|                                     |                                             | XC4VFX40  | 69                 | Note (6) | mA    |
|                                     |                                             | XC4VFX60  | 80                 | Note (6) | mA    |
|                                     |                                             | XC4VFX100 | 98                 | Note (6) | mA    |
|                                     |                                             | XC4VFX140 | 143                | Note (6) | mA    |
| I <sub>CCAUXRX</sub> <sup>(4)</sup> | Quiescent AVCCAUXRX supply current          | XC4VFX20  | 25                 | 154      | mA    |
|                                     |                                             | XC4VFX60  | 35                 | 154      | mA    |
|                                     |                                             | XC4VFX100 | 50                 | 154      | mA    |



## Table 4: Quiescent Supply Current (Continued)

| Symbol                             | Description                                  | Device    | <b>Typ</b> <sup>(1)</sup> | Max | Units |
|------------------------------------|----------------------------------------------|-----------|---------------------------|-----|-------|
| I <sub>CCAUXTX</sub> (4)           | Quiescent AVCCAUXTX supply current           | XC4VFX20  | 10                        | 44  | mA    |
|                                    |                                              | XC4VFX60  | 15                        | 44  | mA    |
|                                    |                                              | XC4VFX100 | 20                        | 44  | mA    |
| I <sub>TTX</sub> (4,5)             | Quiescent V <sub>TTX</sub> supply current    | XC4VFX20  | 1                         | 2   | mA    |
|                                    |                                              | XC4VFX60  | 1                         | 2   | mA    |
|                                    |                                              | XC4VFX100 | 1                         | 2   | mA    |
| I <sub>TRX</sub> (4,5)             | Quiescent V <sub>TRX</sub> supply current    | XC4VFX20  | 1                         | 2   | mA    |
|                                    |                                              | XC4VFX60  | 1                         | 2   | mA    |
|                                    |                                              | XC4VFX100 | 1                         | 2   | mA    |
| I <sub>AUXMGT</sub> <sup>(4)</sup> | Quiescent V <sub>AUXMGT</sub> supply current | XC4VFX20  | 1                         | 2   | mA    |
|                                    |                                              | XC4VFX60  | 1                         | 2   | mA    |
|                                    |                                              | XC4VFX100 | 1                         | 2   | mA    |

- 1.
- Typical values are specified at nominal voltage, 25°C.

  Typical values are for blank configured devices with no output current loads, no active input pull-up resistors, all I/O pins are 3-state and floating.
- If DCI or differential signaling is used, more accurate quiescent current estimates can be obtained by using the Power Estimator or XPower tool. Given for entire die. Powered and unconfigured.
- Unconnected (if channel is driven to voltage).
- Use the XPower Estimator (XPE) tool to calculate maximum static power for specific process, voltage, and temperature conditions.



## **Power-On Power Supply Requirements**

Xilinx® FPGAs require a certain amount of supply current during power-on to insure proper device initialization. The actual current consumed depends on the power-on ramp rate of the power supply.

The power supplies can be turned on in any sequence, though the specifications shown in Table 5 are for the recommended power-on sequence of  $V_{\rm CCINT}$ ,  $V_{\rm CCAUX}$ ,  $V_{\rm CCO}$ . Xilinx does not specify the current for other power-on sequences.

Table 5 shows the minimum current required by Virtex-4 devices for proper power-on and configuration.

If the current minimums shown in Table 5 are met, the device powers on properly after all three supplies have passed through their power-on reset threshold voltages.

Once initialized and configured, use the XPower tool to estimate current drain on these supplies.

Table 5: Power-On Current for Virtex-4 Devices

| ICCINTMIN |                    |                    |                    | UXMIN              | I <sub>CC</sub>    | OMIN               |       |
|-----------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|-------|
| Device    | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units |
| XC4VLX15  | 110                | 750                | 60                 | 100                | 50                 | 75                 | mA    |
| XC4VLX25  | 160                | 1350               | 85                 | 125                | 75                 | 100                | mA    |
| XC4VLX40  | 250                | 1500               | 110                | 150                | 75                 | 105                | mA    |
| XC4VLX60  | 300                | 1925               | 225                | 300                | 150                | 250                | mA    |
| XC4VLX80  | 400                | 2550               | 280                | 350                | 150                | 275                | mA    |
| XC4VLX100 | 500                | 3200               | 335                | 425                | 200                | 300                | mA    |
| XC4VLX160 | 700                | 3700               | 500                | 600                | 250                | 400                | mA    |
| XC4VLX200 | 850                | 3850               | 500                | 600                | 250                | 400                | mA    |
| XC4VSX25  | 175                | 725                | 110                | 150                | 75                 | 105                | mA    |
| XC4VSX35  | 250                | 1350               | 165                | 200                | 100                | 150                | mA    |
| XC4VSX55  | 400                | 2225               | 225                | 300                | 150                | 225                | mA    |
| XC4VFX12  | 111                | 750                | 56                 | 100                | 50                 | 75                 | mA    |
| XC4VFX20  | 151                | 1100               | 56                 | 100                | 75                 | 125                | mA    |
| XC4VFX40  | 244                | 1650               | 167                | 250                | 125                | 225                | mA    |
| XC4VFX60  | 339                | 2250               | 222                | 350                | 150                | 275                | mA    |
| XC4VFX100 | 511                | 3300               | 278                | 500                | 200                | 300                | mA    |
| XC4VFX140 | 702                | 4250               | 500                | 825                | 250                | 375                | mA    |

Table 6: Power Supply Ramp Time

| Symbol             | Description                                   | Ramp Time    | Units |
|--------------------|-----------------------------------------------|--------------|-------|
| V <sub>CCINT</sub> | Internal supply voltage relative to GND       | 0.20 to 50.0 | ms    |
| V <sub>CCO</sub>   | Output drivers supply voltage relative to GND | 0.20 to 50.0 | ms    |
| V <sub>CCAUX</sub> | Auxiliary supply voltage relative to GND      | 0.20 to 50.0 | ms    |

<sup>1.</sup> Typical values are specified at nominal voltage, 25°C.

<sup>2.</sup> Maximum values are specified under worst-case process, voltage, and temperature conditions.



## SelectIO™ DC Input and Output Levels

Values for  $V_{IL}$  and  $V_{IH}$  are recommended input voltages. Values for  $I_{OL}$  and  $I_{OH}$  are guaranteed over the recommended operating conditions at the  $V_{OL}$  and  $V_{OH}$  test points. Only selected standards are tested. These are chosen to ensure that all standards meet their specifications. The selected standards are tested at a minimum V<sub>CCO</sub> with the respective  $V_{\mbox{\scriptsize OL}}$  and  $V_{\mbox{\scriptsize OH}}$  voltage levels shown. Other standards are sample tested.

Table 7: SelectIO DC Input and Output Levels

| IOSTANDARD                  |        | V <sub>IL</sub>                 | VIII                            | ŀ                      | V <sub>OL</sub>        | V <sub>OH</sub>         | I <sub>OL</sub> | I <sub>OH</sub> |
|-----------------------------|--------|---------------------------------|---------------------------------|------------------------|------------------------|-------------------------|-----------------|-----------------|
| Attribute                   | V, Min | V, Max                          | V, Min                          | V, Max                 | V, Max                 | V, Min                  | mA              | mA              |
| LVTTL                       | -0.2   | 0.8                             | 2.0                             | 3.45                   | 0.4                    | 2.4                     | Note(3)         | Note(3)         |
| LVCMOS33,<br>LVDCl33        | -0.2   | 0.8                             | 2.0                             | 3.45                   | 0.4                    | V <sub>CCO</sub> - 0.4  | Note(3)         | Note(3)         |
| LVCMOS25,<br>LVDCI25        | -0.3   | 0.7                             | 1.7                             | V <sub>CCO</sub> + 0.3 | 0.4                    | V <sub>CCO</sub> - 0.4  | Note(3)         | Note(3)         |
| LVCMOS18,<br>LVDCI18        | -0.3   | 35% V <sub>CCO</sub>            | 65% V <sub>CCO</sub>            | V <sub>CCO</sub> + 0.3 | 0.4                    | V <sub>CCO</sub> - 0.45 | Note(4)         | Note(4)         |
| LVCMOS15,<br>LVDCI15        | -0.3   | 35% V <sub>CCO</sub>            | 65% V <sub>CCO</sub>            | V <sub>CCO</sub> + 0.3 | 0.4                    | V <sub>CCO</sub> - 0.45 | Note(4)         | Note(4)         |
| PCI33_3 <sup>(5)</sup>      | -0.2   | 30% V <sub>CCO</sub>            | 50% V <sub>CCO</sub>            | V <sub>CCO</sub>       | 10% V <sub>CCO</sub>   | 90% V <sub>CCO</sub>    | 1.5             | -0.5            |
| PCI66_3 <sup>(5)</sup>      | -0.2   | 30% V <sub>CCO</sub>            | 50% V <sub>CCO</sub>            | V <sub>CCO</sub>       | 10% V <sub>CCO</sub>   | 90% V <sub>CCO</sub>    | 1.5             | -0.5            |
| PCI-X <sup>(5)</sup>        | -0.2   | 35% V <sub>CCO</sub>            | 50% V <sub>CCO</sub>            | V <sub>CCO</sub>       | 10% V <sub>CCO</sub>   | 90% V <sub>CCO</sub>    | 1.5             | -0.5            |
| GTLP                        | -0.3   | V <sub>REF</sub> - 0.1          | V <sub>REF</sub> + 0.1          | _                      | 0.6                    | N/A                     | 36              | N/A             |
| GTL                         | -0.3   | V <sub>REF</sub> – 0.05         | V <sub>REF</sub> + 0.05         | _                      | 0.4                    | N/A                     | 32              | N/A             |
| HSTL I <sup>(2)</sup>       | -0.3   | V <sub>REF</sub> – 0.1          | V <sub>REF</sub> + 0.1          | V <sub>CCO</sub> + 0.3 | 0.4                    | V <sub>CCO</sub> - 0.4  | 8               | -8              |
| HSTL II <sup>(2)</sup>      | -0.3   | V <sub>REF</sub> – 0.1          | V <sub>REF</sub> + 0.1          | V <sub>CCO</sub> + 0.3 | 0.4                    | V <sub>CCO</sub> - 0.4  | 16              | -16             |
| HSTL III <sup>(2)</sup>     | -0.3   | V <sub>REF</sub> – 0.1          | V <sub>REF</sub> + 0.1          | V <sub>CCO</sub> + 0.3 | 0.4                    | V <sub>CCO</sub> - 0.4  | 24              | -8              |
| HSTL IV <sup>(2)</sup>      | -0.3   | V <sub>REF</sub> - 0.1          | V <sub>REF</sub> + 0.1          | $V_{CCO} + 0.3$        | 0.4                    | V <sub>CCO</sub> - 0.4  | 48              | -8              |
| DIFF HSTL II <sup>(2)</sup> | -0.3   | 50%<br>V <sub>CCO</sub> – 0.1   | 50%<br>V <sub>CCO</sub> + 0.1   | V <sub>CCO</sub> + 0.3 | 0.4                    | V <sub>CCO</sub> - 0.4  | -               | _               |
| SSTL2 I                     | -0.3   | V <sub>REF</sub> – 0.15         | V <sub>REF</sub> + 0.15         | V <sub>CCO</sub> + 0.3 | V <sub>TT</sub> – 0.61 | V <sub>TT</sub> + 0.61  | 8.1             | -8.1            |
| SSTL2 II                    | -0.3   | V <sub>REF</sub> – 0.15         | V <sub>REF</sub> + 0.15         | V <sub>CCO</sub> + 0.3 | V <sub>TT</sub> – 0.81 | V <sub>TT</sub> + 0.81  | 16.2            | -16.2           |
| DIFF SSTL2 II               | -0.3   | 50%<br>V <sub>CCO</sub> – 0.15  | 50%<br>V <sub>CCO</sub> + 0.15  | V <sub>CCO</sub> + 0.3 | 0.5                    | V <sub>CCO</sub> - 0.5  | -               | -               |
| SSTL18 I                    | -0.3   | V <sub>REF</sub> – 0.125        | V <sub>REF</sub> + 0.125        | $V_{CCO} + 0.3$        | V <sub>TT</sub> – 0.47 | V <sub>TT</sub> + 0.47  | 6.7             | -6.7            |
| SSTL18 II                   | -0.3   | V <sub>REF</sub> - 0.125        | V <sub>REF</sub> + 0.125        | V <sub>CCO</sub> + 0.3 | V <sub>TT</sub> – 0.60 | V <sub>TT</sub> + 0.60  | 13.4            | -13.4           |
| DIFF SSTL18 II              | -0.3   | 50%<br>V <sub>CCO</sub> – 0.125 | 50%<br>V <sub>CCO</sub> + 0.125 | V <sub>CCO</sub> + 0.3 | 0.4                    | V <sub>CCO</sub> - 0.4  | _               | -               |

- Tested according to relevant specifications. 1.
- Applies to both 1.5V and 1.8V HSTL.
- LVCMOS using drive strengths of 2, 4, 6, 8, 12, 16, or 24 mA. LVCMOS using drive strengths of 2, 4, 6, 8, 12, or 16 mA.
- 4.
- For more information on PCl33\_3, PCl66\_3, and PCl-X, refer to the Virtex-4 FPGA User Guide, SelectIO Resources, Chapter 6.



# LDT DC Specifications (LDT\_25)

Table 8: LDT DC Specifications

| Symbol                   | DC Parameter                                 | Conditions                                            | Min  | Тур | Max  | Units |
|--------------------------|----------------------------------------------|-------------------------------------------------------|------|-----|------|-------|
| V <sub>CCO</sub>         | Supply Voltage                               |                                                       | 2.38 | 2.5 | 2.63 | V     |
| V <sub>OD</sub>          | Differential Output Voltage <sup>(1,2)</sup> | $R_T = 100\Omega$ across Q and $\overline{Q}$ signals | 495  | 600 | 715  | mV    |
| $\Delta$ V <sub>OD</sub> | Change in V <sub>OD</sub> Magnitude          |                                                       | -15  |     | 15   | mV    |
| V <sub>OCM</sub>         | Output Common Mode Voltage                   | $R_T = 100\Omega$ across Q and $\overline{Q}$ signals | 495  | 600 | 715  | mV    |
| Δ V <sub>OCM</sub>       | Change in V <sub>OCM</sub> Magnitude         |                                                       | -15  |     | 15   | mV    |
| V <sub>ID</sub>          | Input Differential Voltage                   |                                                       | 200  | 600 | 1000 | mV    |
| ΔV <sub>ID</sub>         | Change in V <sub>ID</sub> Magnitude          |                                                       | -15  |     | 15   | mV    |
| V <sub>ICM</sub>         | Input Common Mode Voltage                    |                                                       | 440  | 600 | 780  | mV    |
| Δ V <sub>ICM</sub>       | Change in V <sub>ICM</sub> Magnitude         |                                                       | -15  |     | 15   | mV    |

## Notes:

# LVDS DC Specifications (LVDS\_25)

Table 9: LVDS DC Specifications

| Symbol             | DC Parameter                                                                                                                       | Conditions                                            | Min   | Тур   | Max   | Units |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------|-------|-------|-------|
| V <sub>CCO</sub>   | Supply Voltage                                                                                                                     |                                                       | 2.38  | 2.5   | 2.63  | V     |
| V <sub>OH</sub>    | Output High Voltage for Q and $\overline{Q}$                                                                                       | $R_T = 100\Omega$ across Q and $\overline{Q}$ signals |       |       | 1.602 | V     |
| V <sub>OL</sub>    | Output Low Voltage for Q and Q                                                                                                     | $R_T = 100\Omega$ across Q and $\overline{Q}$ signals | 0.898 |       |       | V     |
| V <sub>ODIFF</sub> | Differential Output Voltage <sup>(1,2)</sup> $(Q - \overline{Q}), Q = \text{High } (\overline{Q} - Q), \overline{Q} = \text{High}$ | $R_T = 100\Omega$ across Q and $\overline{Q}$ signals | 247   | 350   | 454   | mV    |
| V <sub>OCM</sub>   | Output Common-Mode Voltage                                                                                                         | $R_T = 100\Omega$ across Q and $\overline{Q}$ signals | 1.125 | 1.250 | 1.375 | V     |
| V <sub>IDIFF</sub> | Differential Input Voltage $(Q - \overline{Q})$ , $Q = \text{High } (\overline{Q} - Q)$ , $\overline{Q} = \text{High}$             |                                                       | 100   | 350   | 600   | mV    |
| V <sub>ICM</sub>   | Input Common-Mode Voltage                                                                                                          |                                                       | 0.3   | 1.2   | 2.2   | V     |

- Recommended input maximum voltage not to exceed  $V_{\rm CC0}$  + 0.2V. Recommended input minimum voltage not to go below –0.5V. 1.

Recommended input maximum voltage not to exceed  $V_{\rm CC0}$  + 0.2V. Recommended input minimum voltage not to go below –0.5V.



## Extended LVDS DC Specifications (LVDSEXT\_25)

Table 10: Extended LVDS DC Specifications

| Symbol             | DC Parameter                                                                                                                      | Conditions                                            | Min   | Тур   | Max   | Units |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------|-------|-------|-------|
| V <sub>CCO</sub>   | Supply Voltage                                                                                                                    |                                                       | 2.38  | 2.5   | 2.63  | V     |
| V <sub>OH</sub>    | Output High Voltage for Q and $\overline{Q}$                                                                                      | $R_T = 100\Omega$ across Q and $\overline{Q}$ signals | -     | _     | 1.785 | V     |
| V <sub>OL</sub>    | Output Low Voltage for Q and Q                                                                                                    | $R_T = 100\Omega$ across Q and $\overline{Q}$ signals | 0.715 | _     | _     | V     |
| V <sub>ODIFF</sub> | Differential Output Voltage $(Q - \overline{Q})$ , $Q = \text{High } (\overline{Q} - Q)$ , $\overline{Q} = \text{High}$           | $R_T = 100\Omega$ across Q and $\overline{Q}$ signals | 440   | _     | 820   | mV    |
| V <sub>OCM</sub>   | Output Common-Mode Voltage                                                                                                        | $R_T = 100\Omega$ across Q and $\overline{Q}$ signals | 1.125 | 1.250 | 1.375 | V     |
| V <sub>IDIFF</sub> | Differential Input Voltage <sup>(1,2)</sup> $(Q - \overline{Q}), Q = \text{High } (\overline{Q} - Q), \overline{Q} = \text{High}$ | Common-mode input voltage = 1.25V                     | 100   | _     | 1000  | mV    |
| V <sub>ICM</sub>   | Input Common-Mode Voltage                                                                                                         | Differential input voltage = ±350 mV                  | 0.3   | 1.2   | 2.2   | V     |

#### Notes:

# LVPECL DC Specifications (LVPECL\_25)

These values are valid when driving a  $100\Omega$  differential load only, i.e., a  $100\Omega$  resistor between the two receiver pins. The V<sub>OH</sub> levels are 200 mV below standard LVPECL levels and are compatible with devices tolerant of lower common-mode ranges. Table 11 summarizes the DC output specifications of LVPECL. For more information on using LVPECL, see the Virtex-4 FPGA User Guide: Chapter 6, SelectIO Resources.

Table 11: LVPECL DC Specifications

| Symbol             | DC Parameter                                | Min                     | Тур   | Max                    | Units |
|--------------------|---------------------------------------------|-------------------------|-------|------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage                         | V <sub>CC</sub> – 1.025 | 1.545 | V <sub>CC</sub> – 0.88 | V     |
| V <sub>OL</sub>    | Output Low Voltage                          | V <sub>CC</sub> – 1.81  | 0.795 | V <sub>CC</sub> – 1.62 | ٧     |
| V <sub>ICM</sub>   | Input Common-Mode Voltage                   | 0.6                     |       | 2.2                    | V     |
| V <sub>IDIFF</sub> | Differential Input Voltage <sup>(1,2)</sup> | 0.100                   |       | 1.5                    | V     |

- Recommended input maximum voltage not to exceed  $V_{CC0}$  + 0.2V. Recommended input minimum voltage not to go below -0.5V.

Recommended input maximum voltage not to exceed  $V_{\rm CC0}$  + 0.2V. Recommended input minimum voltage not to go below –0.5V.



## **RocketIO DC Input and Output Levels**

Table 12 summarizes the DC input and output specifications of the Virtex-4 FPGA RocketIO Multi-Gigabit Serial Transceivers. Figure 1 shows the single-ended output volt-

age swing. Figure 2 shows the peak-to-peak differential output voltage. Consult the *Virtex-4 RocketlO Multi-Gigabit Transceiver User Guide* for further details.

Table 12: RocketIO DC Specifications

| DC Parameter                                               | Symbol                | Conditions                                        | Min | Тур  | Max                    | Units |
|------------------------------------------------------------|-----------------------|---------------------------------------------------|-----|------|------------------------|-------|
| Peak-to-Peak Differential Input Voltage                    | DV <sub>IN</sub>      | Internal AC Coupled                               | 110 |      | 2400                   | mV    |
| Single-Ended Input Range                                   | SE <sub>VIN</sub>     | Internal AC Coupled                               | 0   |      | $V_{TRX}$              | mV    |
|                                                            |                       | Internal AC Coupled                               | 100 |      | V <sub>TRX</sub> – 100 | mV    |
| Common Mode Input Voltage Range                            | V <sub>ICM</sub>      | Bypassed Internal AC<br>Coupled <sup>(1)</sup>    |     | 800  |                        | mV    |
| Single-Ended Output Voltage Swing <sup>(2, 3)</sup>        | V <sub>OUT</sub>      |                                                   | 450 |      | 725                    | mV    |
| Common Mode Output Voltage Range <sup>(3)</sup>            | V <sub>TCM</sub>      |                                                   |     | 1000 |                        | mV    |
| Peak-to-Peak Differential Output Voltage <sup>(2, 3)</sup> | DV <sub>PPOUT</sub>   |                                                   | 900 | 1050 | 1400                   | mV    |
| Signal detect threshold                                    | RXOOB <sub>VDPP</sub> | RX                                                |     | TBD  |                        |       |
| Electrical idle amplitude                                  | TXOOB <sub>VDPP</sub> | TX                                                |     | 65   |                        | mV    |
| RocketlO MGT Clock DC Input Levels                         |                       |                                                   |     |      |                        |       |
| Peak-to-Peak Differential Input Voltage                    | V <sub>IDIFF</sub>    | 2 x   V <sub>MGTCLKP</sub> - V <sub>MGTCKLN</sub> | 100 | 600  | 2000                   | mV    |
| Differential Input Resistance                              | R <sub>IN</sub>       |                                                   | 71  | 105  | 124                    | Ω     |

- 1. The maximum  $V_{TRX}$  is 1.26V when bypassing the internal AC coupled  $V_{ICM}$ .  $V_{TRX}$  must be less than or equal to AVCCAUXRX.
- The output swing and pre-emphasis levels are selected using the attributes discussed in Chapter 4: PMA Analog Considerations in the Virtex-4
  RocketIO Multi-Gigabit Transceiver User Guide for details.
- 3.  $V_{TTX}$  is 1.5 ±5%; different amplitudes possible with adjusted DAC values.



Figure 1: Single-Ended Output Voltage Swing



Figure 2: Peak-to-Peak Differential Output Voltage



## **Interface Performance Characteristics**

Table 13: Interface Performance

|                                                                | Speed Grade |          |          |  |  |
|----------------------------------------------------------------|-------------|----------|----------|--|--|
| Description                                                    | -12         | -11      | -10      |  |  |
| Networking Applications                                        |             |          |          |  |  |
| SFI-4.1 (SDR LVDS Interface) <sup>(1)</sup>                    | 710 MHz     | 710 MHz  | 645 MHz  |  |  |
| SPI-4.2 (DDR LVDS Interface)                                   | 1 Gb/s      | 1 Gb/s   | 800 Mb/s |  |  |
| Memory Interfaces                                              |             |          |          |  |  |
| DDR2 SDRAM (High-Performance SERDES Design) <sup>(2)</sup>     | 600 Mb/s    | 533 Mb/s | 500 Mb/s |  |  |
| DDR2 SDRAM (Low-Latency Direct Clocking Design)(3)             | 420 Mb/s    | 410 Mb/s | 400 Mb/s |  |  |
| QDRII SRAM (Low-Latency Direct Clocking Design) <sup>(4)</sup> | 550 Mb/s    | 500 Mb/s | 400 Mb/s |  |  |
| DDR SDRAM (Low-Latency Direct Clocking Design) <sup>(5)</sup>  | 344 Mb/s    | 336 Mb/s | 330 Mb/s |  |  |
| RLDRAM II (Low-Latency Direct Clocking Design) <sup>(6)</sup>  | 470 Mb/s    | 470 Mb/s | 400 Mb/s |  |  |

#### Notes:

- Input clocks above 622 MHz require AC coupling.
- 2. Performance defined using design implementation described in application note XAPP721, High-Performance DDR2 SDRAM Interface Data Capture Using ISERDES and OSERDES.
- 3. Performance defined using design implementation described in application note XAPP702, DDR2 Controller Using Virtex-4 Devices.
- 4. Performance defined using design implementation described in application note XAPP703, QDR II SRAM Interface for Virtex-4 Devices.
- 5. Performance defined using design implementation described in application note XAPP709, DDR SDRAM Controller Using Virtex-4 FPGA Devices.
- 6. Performance defined using design implementation described in application note XAPP710, Synthesizable CIO DDR RLDRAM II Controller for Virtex-4 FPGAs.

# **Switching Characteristics**

Switching characteristics are specified on a per-speedgrade basis and can be designated as Advance, Preliminary, or Production. Each designation is defined as follows:

## **Advance**

These specifications are based on simulations only and are typically available soon after device design specifications are frozen. Although speed grades with this designation are considered relatively stable and conservative, some under-reporting might still occur.

#### **Preliminary**

These specifications are based on complete ES (engineering sample) silicon characterization. Devices and speed grades with this designation are intended to give a better indication of the expected performance of production silicon. The probability of under-reporting delays is greatly reduced as compared to Advance data.

## **Production**

These specifications are released once enough production silicon of a particular device family member has been characterized to provide full correlation between specifications and devices over numerous production lots. There is no under-reporting of delays, and customers receive formal notification of any subsequent changes. Typically, the slowest speed grades transition to Production before faster speed grades.

Table 14 correlates the current status of each Virtex-4 device with a corresponding speed specification version 1.68 designation.

Table 14: Virtex-4 Device Speed Grade Designations

|           | Speed Grade Designations |             |               |  |  |  |
|-----------|--------------------------|-------------|---------------|--|--|--|
| Device    | Advance                  | Preliminary | Production    |  |  |  |
| XC4VLX15  |                          |             | -12, -11, -10 |  |  |  |
| XC4VLX25  |                          |             | -12, -11, -10 |  |  |  |
| XC4VLX40  |                          |             | -12, -11, -10 |  |  |  |
| XC4VLX60  |                          |             | -12, -11, -10 |  |  |  |
| XC4VLX80  |                          |             | -12, -11, -10 |  |  |  |
| XC4VLX100 |                          |             | -12, -11, -10 |  |  |  |
| XC4VLX160 |                          |             | -12, -11, -10 |  |  |  |
| XC4VLX200 |                          |             | -11, -10      |  |  |  |
| XC4VSX25  |                          |             | -12, -11, -10 |  |  |  |
| XC4VSX35  |                          |             | -12, -11, -10 |  |  |  |
| XC4VSX55  |                          |             | -12, -11, -10 |  |  |  |
| XC4VFX12  |                          |             | -12, -11, -10 |  |  |  |
| XC4VFX20  |                          |             | -12, -11, -10 |  |  |  |
| XC4VFX40  |                          |             | -12, -11, -10 |  |  |  |
| XC4VFX60  |                          |             | -12, -11, -10 |  |  |  |
| XC4VFX100 |                          |             | -12, -11, -10 |  |  |  |
| XC4VFX140 |                          |             | -11, -10      |  |  |  |



Since individual family members are produced at different times, the migration from one category to another depends completely on the status of the fabrication process for each device. All specifications are always representative of worst-case supply voltage and junction temperature conditions.

# **Testing of Switching Characteristics**

All devices are 100% functionally tested. Internal timing parameters are derived from measuring internal test patterns. Listed below are representative values. For more specific, more precise, and worst-case guaranteed data,

use the values reported by the static timing analyzer (TRCE in the Xilinx Development System) and back-annotate to the simulation net list. Unless otherwise noted, values apply to all Virtex-4 devices.

## **PowerPC Switching Characteristics**

Consult the PowerPC 405 Processor Block Reference Guide for further information.

Table 15: PowerPC 405 Processor Clocks Absolute AC Characteristics

|                                         |     |       | Speed | d Grade |     |       | ļ     |
|-----------------------------------------|-----|-------|-------|---------|-----|-------|-------|
|                                         | -   | -12   |       | -11     |     | -10   |       |
| Description                             | Min | Max   | Min   | Max     | Min | Max   | Units |
| Characteristics when APU Not Used       | ·   |       |       |         |     |       |       |
| CPMC405CLOCK frequency <sup>(1,4)</sup> | 0   | 450   | 0     | 400     | 0   | 350   | MHz   |
| CPMDCRCLK <sup>(3)</sup>                | 0   | 450   | 0     | 400     | 0   | 350   | MHz   |
| CPMFCMCLK <sup>(3)</sup>                | NA  | NA    | NA    | NA      | NA  | NA    | MHz   |
| JTAGC405TCK frequency <sup>(2)</sup>    | 0   | 225   | 0     | 200     | 0   | 175   | MHz   |
| PLBCLK <sup>(3)</sup>                   | 0   | 450   | 0     | 400     | 0   | 350   | MHz   |
| BRAMDSOCMCLK <sup>(3)</sup>             | 0   | 450   | 0     | 400     | 0   | 350   | MHz   |
| BRAMISOCMCLK <sup>(3)</sup>             | 0   | 450   | 0     | 400     | 0   | 350   | MHz   |
| Characteristics when APU Used           |     |       |       |         |     |       |       |
| CPMC405CLOCK frequency <sup>(1,4)</sup> | 0   | 333   | 0     | 275     | 0   | 233   | MHz   |
| CPMDCRCLK <sup>(3)</sup>                | 0   | 333   | 0     | 275     | 0   | 233   | MHz   |
| CPMFCMCLK <sup>(3)</sup>                | 0   | 333   | 0     | 275     | 0   | 233   | MHz   |
| JTAGC405TCK frequency <sup>(2)</sup>    | 0   | 166.5 | 0     | 137.5   | 0   | 116.5 | MHz   |
| PLBCLK <sup>(3)</sup>                   | 0   | 333   | 0     | 275     | 0   | 233   | MHz   |
| BRAMDSOCMCLK <sup>(3)</sup>             | 0   | 333   | 0     | 275     | 0   | 233   | MHz   |
| BRAMISOCMCLK(3)                         | 0   | 333   | 0     | 275     | 0   | 233   | MHz   |

- 1. Worst-case DCM output clock jitter is included in these specifications.
- 2. The theoretical maximum frequency of this clock is one-half the CPMC405CLOCK. However, the achievable maximum is system dependent, and will be much less.
- 3. The theoretical maximum frequency of these clocks is equal to the CPMC405CLOCK. Integer clock ratios are required for the CPMC405CLOCK and BRAMDSOCMCLK, CPMC405CLOCK and CPMDCRCLK, CPMC405CLOCK and CPMDCRCLK, CPMC405CLOCK and CPMDCRCLK, and CPMC405CLOCK and PLBCLK. The integer ratios can be different for each interface. However, the achievable maximum is system dependent.
- 4. Maximum operating frequency of CPMC405CLOCK is specified with the input pin TIEC405DISOPERANDFWD connected to a logic 1.



Table 16: Processor Block Switching Characteristics

|                                              |                                                                 | Speed Grade  |              |              |         |
|----------------------------------------------|-----------------------------------------------------------------|--------------|--------------|--------------|---------|
| Description                                  | Symbol                                                          | -12          | -11          | -10          | Units   |
| Setup and Hold Relative to Clock (CPMC405CL  | OCK)                                                            |              |              |              |         |
| Clock and Power Management control inputs    | T <sub>PPCDCK</sub> _CORECKI/<br>T <sub>PPCCKD</sub> _CORECKI   | 0.60<br>0.20 | 0.65<br>0.20 | 0.74<br>0.23 | ns, Min |
| Reset control inputs                         | T <sub>PPCDCK</sub> _RSTCHIP/<br>T <sub>PPCCKD</sub> _RSTCHIP   | 0.60<br>0.20 | 0.65<br>0.20 | 0.74<br>0.23 | ns, Min |
| Debug control inputs                         | T <sub>PPCDCK</sub> _EXBUSHAK/<br>T <sub>PPCCKD</sub> _EXBUSHAK | 0.60<br>0.20 | 0.65<br>0.20 | 0.74<br>0.23 | ns, Min |
| Trace control inputs                         | T <sub>PPCDCK</sub> _TRCDIS/<br>T <sub>PPCCKD</sub> _TRCDIS     | 0.60<br>0.20 | 0.65<br>0.20 | 0.74<br>0.23 | ns, Min |
| External Interrupt Controller control inputs | T <sub>PPCDCK</sub> _CINPIRQ/<br>T <sub>PPCCKD</sub> _CINPIRQ   | 1.04<br>0.20 | 1.15<br>0.20 | 1.40<br>0.23 | ns, Min |
| Clock to Out                                 |                                                                 |              |              |              |         |
| Clock and Power Management control outputs   | T <sub>PPCCKO</sub> _CORESLP                                    | 1.35         | 1.51         | 1.74         | ns, Max |
| Reset control outputs                        | T <sub>PPCCKO</sub> _RSTCHIP                                    | 1.44         | 1.59         | 1.83         | ns, Max |
| Debug control outputs                        | T <sub>PPCCKO</sub> _DBGLDAPU                                   | 1.34         | 1.48         | 1.70         | ns, Max |
| Trace control outputs                        | T <sub>PPCCKO</sub> _TRCCYCLE                                   | 1.52         | 1.68         | 1.83         | ns, Max |
| Clock                                        |                                                                 |              | •            |              | •       |
| CPMC405CLOCK minimum pulse width, High       | T <sub>CPWH</sub>                                               | 1.11         | 1.25         | 1.43         | ns, Min |
| CPMC405CLOCK minimum pulse width, Low        | T <sub>CPWL</sub>                                               | 1.11         | 1.25         | 1.43         | ns, Min |

Table 17: Processor Block PLB Switching Characteristics

|                                                   |                                                               |              | Speed Grade  |              |         |
|---------------------------------------------------|---------------------------------------------------------------|--------------|--------------|--------------|---------|
| Description                                       | Symbol                                                        | -12          | -11          | -10          | Units   |
| Setup and Hold Relative to Clock (PLBCLK)         |                                                               |              |              |              |         |
| Processor Local Bus (ICU/DCU) control inputs      | T <sub>PPCDCK</sub> _ICUBUSY/<br>T <sub>PPCCKD</sub> _ICUBUSY | 0.60<br>0.20 | 0.66<br>0.20 | 0.76<br>0.23 | ns, Min |
| Processor Local Bus (ICU/DCU) data inputs         | T <sub>PPCDCK</sub> _ICURDDB/<br>T <sub>PPCCKD</sub> _ICURDDB | 0.90<br>0.20 | 1.00<br>0.20 | 1.15<br>0.23 | ns, Min |
| Clock to Out                                      |                                                               |              |              |              |         |
| Processor Local Bus (ICU/DCU) control outputs     | T <sub>PPCCKO</sub> _DCUABORT                                 | 1.61         | 1.78         | 2.05         | ns, Max |
| Processor Local Bus (ICU/DCU) address bus outputs | T <sub>PPCCKO</sub> _ICUABUS                                  | 1.66         | 1.85         | 2.13         | ns, Max |
| Processor Local Bus (ICU/DCU) data bus outputs    | T <sub>PPCCKO</sub> _DCUWRDBUS                                | 2.08         | 2.24         | 2.57         | ns, Max |

Table 18: Processor Block JTAG Switching Characteristics

|                                  |                                                                | Speed Grade  |              |              |         |
|----------------------------------|----------------------------------------------------------------|--------------|--------------|--------------|---------|
| Description                      | Symbol                                                         | -12          | -11          | -10          | Units   |
| Setup and Hold Relative to Clock | (JTAGC405TCK)                                                  | '            |              |              |         |
| JTAG control inputs              | T <sub>PPCDCK</sub> _JTGTDI<br>T <sub>PPCCKD</sub> _JTGTDI     | 1.16<br>0.20 | 1.29<br>0.20 | 1.48<br>0.23 | ns, Min |
| JTAG reset input                 | T <sub>PPCDCK</sub> _JTGTRSTN<br>T <sub>PPCCKD</sub> _JTGTRSTN | 0.60<br>0.20 | 0.65<br>0.20 | 0.74<br>0.23 | ns, Min |
| Clock to Out                     |                                                                |              |              |              |         |
| JTAG control outputs             | T <sub>PPCCKO</sub> _JTGTDO                                    | 1.68         | 1.79         | 2.14         | ns, Max |



Table 19: PowerPC 405 Data-Side On-Chip Memory Switching Characteristics

|                                              |                                                                  | Speed Grade  |              |              |         |
|----------------------------------------------|------------------------------------------------------------------|--------------|--------------|--------------|---------|
| Description                                  | Symbol                                                           | -12          | -11          | -10          | Units   |
| Setup and Hold Relative to Clock (BRAMDSOCM  | CLK)                                                             |              |              |              |         |
| Data-Side On-Chip Memory data bus inputs     | T <sub>PPCDCK</sub> _DSOCMRDDB<br>T <sub>PPCCKD</sub> _DSOCMRDDB | 0.60<br>0.20 | 0.65<br>0.20 | 0.74<br>0.23 | ns, Min |
| Clock to Out                                 |                                                                  |              |              |              |         |
| Data-Side On-Chip Memory control outputs     | T <sub>PPCCKO</sub> _BRAMBWR                                     | 2.07         | 2.30         | 2.65         | ns, Max |
| Data-Side On-Chip Memory address bus outputs | T <sub>PPCCKO</sub> _BRAMABUS                                    | 2.07         | 2.30         | 2.65         | ns, Max |
| Data-Side On-Chip Memory data bus outputs    | T <sub>PPCCKO</sub> _IBRAMWRDBUS01                               | 1.61         | 1.79         | 2.06         | ns, Max |

Table 20: PowerPC 405 Instruction-Side On-Chip Memory Switching Characteristics

|                                                     |                                                                  | S            | peed Grad    | le           |         |
|-----------------------------------------------------|------------------------------------------------------------------|--------------|--------------|--------------|---------|
| Description                                         | Symbol                                                           | -12          | -11          | -10          | Units   |
| Setup and Hold Relative to Clock (BRAMISOCMCLK)     |                                                                  |              |              |              |         |
| Instruction-Side On-Chip Memory data bus inputs     | T <sub>PPCDCK</sub> _ISOCMRDDB<br>T <sub>PPCCKD</sub> _ISOCMRDDB | 0.74<br>0.20 | 0.82<br>0.20 | 0.94<br>0.23 | ns, Min |
| Clock to Out                                        |                                                                  |              |              |              |         |
| Instruction-Side On-Chip Memory control outputs     | T <sub>PPCCKO</sub> _IBRAMEN                                     | 3.04         | 3.37         | 3.88         | ns, Max |
| Instruction-Side On-Chip Memory address bus outputs | T <sub>PPCCKO</sub> _IBRAMRDABUS                                 | 1.67         | 1.85         | 2.13         | ns, Max |
| Instruction-Side On-Chip Memory data bus outputs    | T <sub>PPCCKO</sub> _IBRAMWRDBUS                                 | 1.67         | 1.86         | 2.14         | ns, Max |

Table 21: Processor Block DCR Bus Switching Characteristics

|                                                 |                                                                    | 9            |              |              |         |
|-------------------------------------------------|--------------------------------------------------------------------|--------------|--------------|--------------|---------|
| Description                                     | Symbol                                                             | -12          | -11          | -10          | Units   |
| Setup and Hold Relative to Clock (CPMDCRCLOCK   | <b>(</b> )                                                         |              |              |              |         |
| Device Control Register Bus control inputs      | T <sub>PPCDCK</sub> _EXDCRACK<br>T <sub>PPCCKD</sub> _EXDCRACK     | 0.12<br>0.15 | 0.13<br>0.17 | 0.15<br>0.19 | ns, Min |
| Device Control Register Bus data inputs         | T <sub>PPCDCK</sub> _EXDCRDBUSI<br>T <sub>PPCCKD</sub> _EXDCRDBUSI | 0.57<br>0.16 | 0.57<br>0.16 | 1.02<br>0.27 | ns, Min |
| Clock to Out                                    | •                                                                  |              | •            |              |         |
| Device Control Register Bus control outputs     | T <sub>PPCCKO</sub> _EXDCRRD                                       | 1.20         | 1.35         | 1.54         | ns, Max |
| Device Control Register Bus address bus outputs | T <sub>PPCCKO</sub> _EXDCRABUS                                     | 1.28         | 1.45         | 1.66         | ns, Max |
| Device Control Register Bus data bus outputs    | T <sub>PPCCKO</sub> _EXDCRDBUSO                                    | 1.31         | 1.45         | 1.67         | ns, Max |



Table 22: Processor Block APU Interface Switching Characteristics

|                                            |                                                              | 5            | Speed Grade  |              |         |  |  |
|--------------------------------------------|--------------------------------------------------------------|--------------|--------------|--------------|---------|--|--|
| Description                                | Symbol                                                       | -12          | -11          | -10          | Units   |  |  |
| Setup and Hold Relative to Clock (CPMDFCMC | CLOCK)                                                       | •            |              |              |         |  |  |
| APU bus control inputs                     | T <sub>PPCDCK</sub> _DCDCREN<br>T <sub>PPCCKD</sub> _DCDCREN | 0.33<br>0.20 | 0.36<br>0.20 | 0.42<br>0.23 | ns, Min |  |  |
| APU bus data inputs                        | T <sub>PPCDCK</sub> _RESULT<br>T <sub>PPCCKD</sub> _RESULT   | 0.61<br>0.20 | 0.67<br>0.20 | 0.78<br>0.23 | ns, Min |  |  |
| Clock to Out                               |                                                              |              |              |              |         |  |  |
| APU bus control outputs                    | T <sub>PPCCKO</sub> _APUFCMDEC                               | 1.53         | 1.75         | 2.00         | ns, Max |  |  |
| APU bus data outputs                       | T <sub>PPCCKO</sub> _RADATA                                  | 1.53         | 1.75         | 2.00         | ns, Max |  |  |

# **RocketIO Switching Characteristics**

Consult the Virtex-4 RocketIO Multi-Gigabit Transceiver User Guide for further information.

Table 23: Maximum RocketIO Transceiver Performance

|                      |     | Speed Grade |       |       |
|----------------------|-----|-------------|-------|-------|
| Description          | -12 | -11         | -10   | Units |
| RocketIO Transceiver | 6.5 | 6.5         | 3.125 | Gb/s  |

Table 24: RocketIO Reference Clock Switching Characteristics

| Description                                            | Symbol               | Conditions                                          | Min             | Тур              | Max      | Units |  |  |  |
|--------------------------------------------------------|----------------------|-----------------------------------------------------|-----------------|------------------|----------|-------|--|--|--|
|                                                        |                      |                                                     | -10 Speed Grade |                  |          |       |  |  |  |
| Reference Clock frequency range <sup>(1)</sup>         | <b>-</b>             | CLK                                                 | 106             |                  | 400      | MHz   |  |  |  |
| neierence Clock frequency range.                       | F <sub>GCLK</sub>    | OLK                                                 | -               | 11/-12 Sp        | eed Grad | les   |  |  |  |
|                                                        |                      |                                                     | 106             |                  | 644      | MHz   |  |  |  |
|                                                        | 1                    |                                                     |                 | All Speed Grades |          |       |  |  |  |
| GREFCLK Reference Clock frequency range <sup>(1)</sup> | F <sub>GREFCLK</sub> | CLK                                                 | 106             |                  | 320      | MHz   |  |  |  |
| Reference Clock frequency tolerance                    | F <sub>GTOL</sub>    | CLK                                                 | -350            |                  | +350     | ppm   |  |  |  |
| Reference Clock rise time                              | T <sub>RCLK</sub>    | 20% – 80%                                           |                 |                  | 400      | ps    |  |  |  |
| Reference Clock fall time                              | T <sub>FCLK</sub>    | 20% – 80%                                           |                 |                  | 400      | ps    |  |  |  |
| Reference Clock duty cycle                             | T <sub>DCREF</sub>   | CLK                                                 | 45              |                  | 55       | %     |  |  |  |
| Reference Clock total jitter, peak-peak <sup>(2)</sup> | T <sub>GJTT</sub>    | CLK                                                 |                 |                  | 40       | ps    |  |  |  |
| Clock recovery frequency acquisition time              | T <sub>LOCK</sub>    | Initial lock of the PLL from startup (programmable) |                 | 1                |          | ms    |  |  |  |
| Spread Spectrum Clocking <sup>(3)</sup>                |                      | 0% to -0.5%                                         | 30              |                  | 33       | kHz   |  |  |  |

- 1. MGTCLK input can be used for all serial bit rates. GREFCLK can be used for serial bit rates up to 1 Gb/s.
- 2. Measured at the package pin. For serial rates equal to or above 1 Gb/s, MGTCLK must be used. UI = Unit Interval.
- 3. Tested with synchronous reference clock.



Figure 3: Reference Clock Timing Parameters



Table 25: RocketIO Receiver Switching Characteristics

| Description                                           | Symbol                            |                      | Condition           | s               | Min   | Тур | Max   | Units             |
|-------------------------------------------------------|-----------------------------------|----------------------|---------------------|-----------------|-------|-----|-------|-------------------|
| Serial data rate, -10                                 | F <sub>GRX</sub>                  |                      |                     |                 | 0.622 |     | 3.125 | Gb/s              |
| Serial data rate, -11                                 | F <sub>GRX</sub>                  |                      |                     |                 | 0.622 |     | 6.5   | Gb/s              |
| XAUI Receive Jitter Tolerance (8B/10B                 |                                   | Rate (Gb/s)          | Mode <sup>(3)</sup> | Frequency       |       |     |       |                   |
| Receive Deterministic Jitter Tolerance                | T <sub>DJTOL</sub>                | 3.125                | ACDR                |                 |       |     | 0.37  |                   |
| Receive Total Jitter Tolerance                        | T <sub>TJTOL</sub> <sup>(6)</sup> | 3.125                | ACDR                |                 |       |     | 0.65  |                   |
|                                                       |                                   | 3.125                | ACDR                | f = 22.1 kHz    |       |     | 8.5   | UI <sup>(1)</sup> |
| Receive Sinusoidal Jitter Tolerance                   | T <sub>SJTOL</sub> <sup>(7)</sup> | 3.125                | ACDR                | f = 1.875 MHz   |       |     | 0.10  | 1                 |
|                                                       |                                   | 3.125                | ACDR                | f = 20 MHz      |       |     | 0.10  | 1                 |
| General Receive Jitter Tolerance                      | ·I                                | Rate (Gb/s)          | Mode <sup>(3)</sup> | Pattern         |       |     |       | <u>.l.</u>        |
|                                                       |                                   | 6.5 <sup>(5)</sup>   | ACDR                | PRBS7           |       |     | 0.65  |                   |
|                                                       |                                   | 5.0 <sup>(5)</sup>   | ACDR                | PRBS7           |       |     | 0.65  | †                 |
|                                                       |                                   | 4.25 <sup>(5)</sup>  | ACDR                | PRBS7           |       |     | 0.65  | †                 |
|                                                       |                                   | 3.125                | ACDR                | PRBS7           |       |     | 0.60  | -                 |
| Receive deterministic jitter tolerance                | T <sub>DJTOL</sub> (2,4)          | 2.5                  | ACDR                | PRBS7           |       |     | 0.55  | -                 |
|                                                       |                                   | 1.25                 | ACDR                | PRBS7           |       |     | 0.50  | -                 |
|                                                       |                                   | 1.25                 | DCDR                | PRBS7           |       |     | 0.50  | †                 |
|                                                       |                                   | 1.25                 | DCDR                | PRBS31          |       |     | 0.40  | 1                 |
|                                                       |                                   | 0.622                | DCDR                | PRBS31          |       |     | 0.40  | UI <sup>(1)</sup> |
|                                                       |                                   | 6.5 <sup>(9)</sup>   | ACDR                | PRBS7           |       |     | 0.65  | - UI(1)           |
|                                                       |                                   | 5.0 <sup>(9)</sup>   | ACDR                | PRBS7           |       |     | 0.65  | †                 |
|                                                       |                                   | 4.25 <sup>(9)</sup>  | ACDR                | PRBS7           |       |     | 0.65  | †                 |
|                                                       |                                   | 3.125 <sup>(8)</sup> | ACDR                | PRBS7           |       |     | 0.50  | †                 |
| Sinusoidal jitter tolerance                           | T <sub>SJTOL</sub>                | 2.5 <sup>(8)</sup>   | ACDR                | PRBS7           |       |     | 0.50  | †                 |
|                                                       |                                   | 1.25 <sup>(8)</sup>  | ACDR                | PRBS7           |       |     | 0.50  | †                 |
|                                                       |                                   | 1.25 <sup>(8)</sup>  | DCDR                | PRBS7           |       |     | 0.55  | 1                 |
|                                                       |                                   | 1.25 <sup>(8)</sup>  | DCDR                | PRBS31          |       |     | 0.35  | 1                 |
|                                                       |                                   | 0.622(8)             | DCDR                | PRBS31          |       |     | 0.55  | 1                 |
| RXUSRCLK frequency                                    | T <sub>RX</sub>                   | For slower spe       | eed grades = N      | /laxDataRate/32 |       |     | 250   | MHz               |
| RXUSRCLK2 frequency                                   | T <sub>RX2</sub>                  |                      |                     |                 |       |     | 250   | MHz               |
| RXUSRCLK duty cycle                                   | T <sub>RXDC</sub>                 |                      |                     |                 | 40    |     | 60    | %                 |
| RXUSRCLK2 duty cycle                                  | T <sub>RX2DC</sub>                |                      |                     |                 | 40    |     | 60    | %                 |
| Differential input skew                               | T <sub>ISKEW</sub>                |                      |                     |                 |       |     | 20    | ps                |
| Differential receive input sensitivity <sup>(2)</sup> | V <sub>EYE</sub>                  |                      |                     |                 | 110   |     |       | mV                |
| On-chip AC coupling corner frequency                  |                                   |                      |                     |                 |       |     |       |                   |
| Signal detect response time                           | RXSIGDET                          | Responsetime         |                     |                 |       | 30  |       | ns                |
| Input capacitance at the Die                          | C <sub>DIE</sub>                  |                      |                     |                 |       |     |       | fF                |
| Excess capacitance at the solder ball                 | C <sub>BALL</sub>                 |                      |                     |                 |       |     |       | fF                |

- UI = Unit Interval
- Using receiver equalization setting of 111 (14 dB). ACDR = Analog CDR and DCDR = Digital CDR.
- 3.
- Deterministic jitter (DJ) is composed of 75% ISI + 25% high frequency sinusoidal jitter (SJ). 4.
- Deterministic Jitter (DJ) composed of ISI + 0.10 UI of high frequency SJ + 0.15 UI of RJ.
- Sum of DJ, random jitter (RJ) of at least 0.55 UI, and sinusoidal jitter as defined by mask in *IEEE Std 802.3ae-2002*, *Figure 47-5*. SJ in addition to 0.55 UI of DJ +RJ.
- 7.

  - Jitter frequency = 5 MHz. Jitter frequency = 10 MHz.



Table 26: RocketIO Transmitter Switching Characteristics

| Description                         | Symbol Conditions           |                                | Min          | Тур   | Max | Units |                   |
|-------------------------------------|-----------------------------|--------------------------------|--------------|-------|-----|-------|-------------------|
| Serial data rate, -10               | F <sub>GTX</sub>            |                                |              | 0.622 |     | 3.125 | Gb/s              |
| Serial data rate, -11               | F <sub>GTX</sub>            |                                |              | 0.622 |     | 6.5   | Gb/s              |
|                                     |                             | Data                           | Rate (Gb/s)  |       |     |       |                   |
|                                     | TJ                          |                                |              |       |     | 0.50  |                   |
|                                     | RJ                          | PRBS7                          | 6.5          |       |     | 0.35  |                   |
|                                     | DJ                          |                                |              |       |     | 0.30  |                   |
|                                     | TJ                          |                                |              |       |     | 0.45  |                   |
|                                     | RJ                          | PRBS7                          | 5.0          |       |     | 0.30  |                   |
|                                     | DJ                          | -                              |              |       |     | 0.25  |                   |
|                                     | TJ                          |                                |              |       |     | 0.40  |                   |
|                                     | RJ                          | PRBS7                          | 4.25         |       |     | 0.25  |                   |
|                                     | DJ                          | -                              |              |       |     | 0.21  |                   |
|                                     | TJ                          |                                |              |       |     | 0.28  |                   |
| TX Jitter Generation <sup>(3)</sup> | RJ                          | PRBS7                          | 3.125        |       |     | 0.14  | UI <sup>(1)</sup> |
|                                     | DJ                          | -                              |              |       |     | 0.14  |                   |
|                                     | TJ                          |                                |              |       |     | 0.25  |                   |
|                                     | RJ                          | PRBS7                          | 2.5          |       |     | 0.18  |                   |
|                                     | DJ                          |                                |              |       |     | 0.12  |                   |
|                                     | TJ                          |                                |              |       |     | 0.12  |                   |
|                                     | RJ                          | PRBS7                          | 1.25         |       |     | 0.10  |                   |
|                                     | DJ                          | -                              |              |       |     | 0.06  |                   |
|                                     | TJ                          |                                |              |       |     | 0.08  |                   |
|                                     | RJ                          | PRBS31                         | 0.622        |       |     | 0.06  |                   |
|                                     | DJ                          | =                              |              |       |     | 0.04  |                   |
| TX rise time <sup>(2)</sup>         | T <sub>RTX</sub>            | 20%                            | - 80%        |       | 90  |       | ps                |
| TX fall time <sup>(2)</sup>         | T <sub>FTX</sub>            | 20%                            | <b>- 80%</b> |       | 90  |       | ps                |
| TXUSRCLK frequency                  |                             | For slower spe<br>MaxDataRate/ |              |       |     | 250   | MHz               |
| TXUSRCLK2 frequency                 |                             |                                |              |       |     | 250   | MHz               |
| TXUSRCLK duty cycle                 | T <sub>TXDC</sub>           |                                |              | 40    |     | 60    | %                 |
| TXUSRCLK2 duty cycle                | T <sub>TX2DC</sub>          |                                |              | 40    |     | 60    | %                 |
| Differential output skew            | T <sub>ISKEW</sub>          |                                |              |       | 12  | 20    | ps                |
| Electrical idle transition time     | TXOOB <sub>Transition</sub> |                                |              |       | 15  |       | ns                |

- UI = Unit Interval.
- 2. Default attributes, measured at 2.5 Gb/s.
- 3. Peak-to-Peak values measured relative to 1e-12 Error rate. Default attributes. TX feedback divider (TXPLLNDIVSEL) = 10.



# IOB Pad Input/Output/3-State Switching Characteristics

Table 27 summarizes the values of standard-specific data input delay adjustments, output delays terminating at pads (based on standard and 3-state delays.

 $T_{IOPI}$  is described as the delay from IOB pad through the input buffer to the I-pin of an IOB pad. The delay varies depending on the capability of the SelectIO input buffer.

 $T_{IOOP}$  is described as the delay from the O pin to the IOB pad through the output buffer of an IOB pad. The delay varies depending on the capability of the SelectIO output buffer.

T<sub>IOTP</sub> is described as the delay from the T pin to the IOB pad through the output buffer of an IOB pad, when 3-state is disabled. The delay varies depending on the SelectIO capability of the output buffer.

Table 28 summarizes the value of  $T_{IOTPHZ}$ .  $T_{IOTPHZ}$  is described as the delay from the T pin to the IOB pad through the output buffer of an IOB pad, when 3-state is enabled (i.e., a high impedance state).

*Table 27:* **IOB Switching Characteristics**(1,2)

| 10071110100                         |      | T <sub>IOPI</sub> |      |      | T <sub>IOOP</sub> |      |      | T <sub>IOTP</sub> |      |       |
|-------------------------------------|------|-------------------|------|------|-------------------|------|------|-------------------|------|-------|
| IOSTANDARD Attribute <sup>(1)</sup> | S    | peed Grad         | le   | S    | peed Grad         | le   | S    | peed Grad         | de   | Units |
|                                     | -12  | -11               | -10  | -12  | -11               | -10  | -12  | -11               | -10  |       |
| LVDS_25                             | 1.00 | 1.15              | 1.28 | 1.61 | 1.71              | 1.85 | 1.61 | 1.71              | 1.85 | ns    |
| RSDS_25                             | 1.00 | 1.15              | 1.28 | 1.61 | 1.71              | 1.85 | 1.61 | 1.71              | 1.85 | ns    |
| LVDSEXT_25                          | 1.01 | 1.16              | 1.30 | 1.65 | 1.75              | 1.91 | 1.65 | 1.75              | 1.91 | ns    |
| LDT_25                              | 1.00 | 1.15              | 1.28 | 1.58 | 1.68              | 1.82 | 1.58 | 1.68              | 1.82 | ns    |
| BLVDS_25                            | 1.00 | 1.15              | 1.28 | 1.99 | 2.15              | 2.34 | 1.99 | 2.15              | 2.34 | ns    |
| ULVDS_25                            | 1.00 | 1.15              | 1.28 | 1.59 | 1.68              | 1.83 | 1.59 | 1.68              | 1.83 | ns    |
| PCI33_3<br>(PCI, 33 MHz, 3.3V)      | 0.76 | 0.87              | 0.97 | 2.52 | 2.76              | 3.02 | 2.52 | 2.76              | 3.02 | ns    |
| PCI66_3<br>(PCI, 66 MHz, 3.3V)      | 0.76 | 0.87              | 0.97 | 2.22 | 2.46              | 2.72 | 2.22 | 2.46              | 2.72 | ns    |
| PCI-X                               | 0.76 | 0.87              | 0.97 | 2.19 | 2.21              | 2.25 | 2.19 | 2.21              | 2.25 | ns    |
| GTL                                 | 1.28 | 1.47              | 1.63 | 1.75 | 1.87              | 2.03 | 1.75 | 1.87              | 2.03 | ns    |
| GTLP                                | 1.31 | 1.51              | 1.68 | 1.75 | 1.87              | 2.03 | 1.75 | 1.87              | 2.03 | ns    |
| HSTL_I                              | 1.28 | 1.47              | 1.64 | 2.00 | 2.16              | 2.35 | 2.00 | 2.16              | 2.35 | ns    |
| HSTL_II                             | 1.28 | 1.47              | 1.64 | 1.83 | 1.96              | 2.13 | 1.83 | 1.96              | 2.13 | ns    |
| HSTL_III                            | 1.28 | 1.47              | 1.64 | 1.90 | 2.04              | 2.22 | 1.90 | 2.04              | 2.22 | ns    |
| HSTL_IV                             | 1.28 | 1.47              | 1.64 | 1.75 | 1.87              | 2.03 | 1.75 | 1.87              | 2.03 | ns    |
| HSTL_I _18                          | 1.26 | 1.44              | 1.60 | 1.89 | 2.03              | 2.21 | 1.89 | 2.03              | 2.21 | ns    |
| HSTL_II _18                         | 1.26 | 1.44              | 1.60 | 1.85 | 1.98              | 2.16 | 1.85 | 1.98              | 2.16 | ns    |
| HSTL_III _18                        | 1.26 | 1.44              | 1.60 | 1.80 | 1.93              | 2.09 | 1.80 | 1.93              | 2.09 | ns    |
| HSTL_IV_18                          | 1.26 | 1.44              | 1.60 | 1.77 | 1.89              | 2.06 | 1.77 | 1.89              | 2.06 | ns    |
| SSTL2_I                             | 1.31 | 1.51              | 1.68 | 2.06 | 2.23              | 2.43 | 2.06 | 2.23              | 2.43 | ns    |
| SSTL2_II                            | 1.31 | 1.51              | 1.68 | 1.85 | 1.98              | 2.16 | 1.85 | 1.98              | 2.16 | ns    |
| LVTTL, Slow, 2 mA                   | 0.76 | 0.87              | 0.97 | 5.66 | 6.37              | 7.03 | 5.66 | 6.37              | 7.03 | ns    |
| LVTTL, Slow, 4 mA                   | 0.76 | 0.87              | 0.97 | 4.10 | 4.57              | 5.04 | 4.10 | 4.57              | 5.04 | ns    |
| LVTTL, Slow, 6 mA                   | 0.76 | 0.87              | 0.97 | 4.00 | 4.46              | 4.91 | 4.00 | 4.46              | 4.91 | ns    |
| LVTTL, Slow, 8 mA                   | 0.76 | 0.87              | 0.97 | 4.00 | 4.46              | 4.91 | 4.00 | 4.46              | 4.91 | ns    |



Table 27: IOB Switching Characteristics<sup>(1,2)</sup> (Continued)

|                                        |      | T <sub>IOPI</sub> |      |      | T <sub>IOOP</sub> |      |      | T <sub>IOTP</sub> |      |       |
|----------------------------------------|------|-------------------|------|------|-------------------|------|------|-------------------|------|-------|
| IOSTANDARD<br>Attribute <sup>(1)</sup> | S    | peed Grad         | le   | S    | peed Grad         | de   | S    | peed Grad         | de   | Units |
| Attribute                              | -12  | -11               | -10  | -12  | -11               | -10  | -12  | -11               | -10  |       |
| LVTTL, Slow, 12 mA                     | 0.76 | 0.87              | 0.97 | 3.26 | 3.61              | 3.96 | 3.26 | 3.61              | 3.96 | ns    |
| LVTTL, Slow, 16 mA                     | 0.76 | 0.87              | 0.97 | 2.87 | 3.16              | 3.46 | 2.87 | 3.16              | 3.46 | ns    |
| LVTTL, Slow, 24 mA                     | 0.76 | 0.87              | 0.97 | 2.60 | 2.85              | 3.12 | 2.60 | 2.85              | 3.12 | ns    |
| LVTTL, Fast, 2 mA                      | 0.76 | 0.87              | 0.97 | 3.96 | 4.41              | 4.86 | 3.96 | 4.41              | 4.86 | ns    |
| LVTTL, Fast, 4 mA                      | 0.76 | 0.87              | 0.97 | 2.87 | 3.16              | 3.46 | 2.87 | 3.16              | 3.46 | ns    |
| LVTTL, Fast, 6 mA                      | 0.76 | 0.87              | 0.97 | 2.51 | 2.74              | 3.00 | 2.51 | 2.74              | 3.00 | ns    |
| LVTTL, Fast, 8 mA                      | 0.76 | 0.87              | 0.97 | 2.34 | 2.55              | 2.79 | 2.34 | 2.55              | 2.79 | ns    |
| LVTTL, Fast, 12 mA                     | 0.76 | 0.87              | 0.97 | 2.09 | 2.26              | 2.47 | 2.09 | 2.26              | 2.47 | ns    |
| LVTTL, Fast, 16 mA                     | 0.76 | 0.87              | 0.97 | 2.09 | 2.26              | 2.47 | 2.09 | 2.26              | 2.47 | ns    |
| LVTTL, Fast, 24 mA                     | 0.76 | 0.87              | 0.97 | 1.88 | 2.02              | 2.20 | 1.88 | 2.02              | 2.20 | ns    |
| LVCMOS33, Slow, 2 mA                   | 0.76 | 0.87              | 0.97 | 6.98 | 7.88              | 8.73 | 6.98 | 7.88              | 8.73 | ns    |
| LVCMOS33, Slow, 4 mA                   | 0.76 | 0.87              | 0.97 | 4.92 | 5.52              | 6.09 | 4.92 | 5.52              | 6.09 | ns    |
| LVCMOS33, Slow, 6 mA                   | 0.76 | 0.87              | 0.97 | 4.07 | 4.54              | 5.00 | 4.07 | 4.54              | 5.00 | ns    |
| LVCMOS33, Slow, 8 mA                   | 0.76 | 0.87              | 0.97 | 3.25 | 3.59              | 3.95 | 3.25 | 3.59              | 3.95 | ns    |
| LVCMOS33, Slow, 12 mA                  | 0.76 | 0.87              | 0.97 | 2.83 | 3.11              | 3.42 | 2.83 | 3.11              | 3.42 | ns    |
| LVCMOS33, Slow, 16 mA                  | 0.76 | 0.87              | 0.97 | 2.11 | 2.28              | 2.49 | 2.11 | 2.28              | 2.49 | ns    |
| LVCMOS33, Slow, 24 mA                  | 0.76 | 0.87              | 0.97 | 2.11 | 2.28              | 2.49 | 2.11 | 2.28              | 2.49 | ns    |
| LVCMOS33, Fast, 2 mA                   | 0.76 | 0.87              | 0.97 | 5.98 | 6.73              | 7.44 | 5.98 | 6.73              | 7.44 | ns    |
| LVCMOS33, Fast, 4 mA                   | 0.76 | 0.87              | 0.97 | 3.55 | 3.93              | 4.33 | 3.55 | 3.93              | 4.33 | ns    |
| LVCMOS33, Fast, 6 mA                   | 0.76 | 0.87              | 0.97 | 2.93 | 3.23              | 3.55 | 2.93 | 3.23              | 3.55 | ns    |
| LVCMOS33, Fast, 8 mA                   | 0.76 | 0.87              | 0.97 | 2.09 | 2.25              | 2.46 | 2.09 | 2.25              | 2.46 | ns    |
| LVCMOS33, Fast, 12 mA                  | 0.76 | 0.87              | 0.97 | 1.93 | 2.08              | 2.27 | 1.93 | 2.08              | 2.27 | ns    |
| LVCMOS33, Fast, 16 mA                  | 0.76 | 0.87              | 0.97 | 1.79 | 1.91              | 2.08 | 1.79 | 1.91              | 2.08 | ns    |
| LVCMOS33, Fast, 24 mA                  | 0.76 | 0.87              | 0.97 | 1.79 | 1.91              | 2.08 | 1.79 | 1.91              | 2.08 | ns    |
| LVCMOS25, Slow, 2 mA                   | 0.69 | 0.80              | 0.88 | 4.77 | 5.34              | 5.89 | 4.77 | 5.34              | 5.89 | ns    |
| LVCMOS25, Slow, 4 mA                   | 0.69 | 0.80              | 0.88 | 4.09 | 4.56              | 5.02 | 4.09 | 4.56              | 5.02 | ns    |
| LVCMOS25, Slow, 6 mA                   | 0.69 | 0.80              | 0.88 | 3.53 | 3.92              | 4.31 | 3.53 | 3.92              | 4.31 | ns    |
| LVCMOS25, Slow, 8 mA                   | 0.69 | 0.80              | 0.88 | 3.53 | 3.92              | 4.31 | 3.53 | 3.92              | 4.31 | ns    |
| LVCMOS25, Slow, 12 mA                  | 0.69 | 0.80              | 0.88 | 2.90 | 3.19              | 3.50 | 2.90 | 3.19              | 3.50 | ns    |
| LVCMOS25, Slow, 16 mA                  | 0.69 | 0.80              | 0.88 | 2.75 | 3.02              | 3.31 | 2.75 | 2.02              | 3.31 | ns    |
| LVCMOS25, Slow, 24 mA                  | 0.69 | 0.80              | 0.88 | 2.33 | 2.54              | 2.77 | 2.33 | 2.54              | 2.77 | ns    |
| LVCMOS25, Fast, 2 mA                   | 0.69 | 0.80              | 0.88 | 3.20 | 3.54              | 3.89 | 3.20 | 3.54              | 3.89 | ns    |
| LVCMOS25, Fast, 4 mA                   | 0.69 | 0.80              | 0.88 | 2.66 | 2.92              | 3.19 | 2.66 | 2.92              | 3.19 | ns    |
| LVCMOS25, Fast, 6 mA                   | 0.69 | 0.80              | 0.88 | 2.36 | 2.57              | 2.81 | 2.36 | 2.57              | 2.81 | ns    |
| LVCMOS25, Fast, 8 mA                   | 0.69 | 0.80              | 0.88 | 2.13 | 2.31              | 2.52 | 2.13 | 2.31              | 2.52 | ns    |
| LVCMOS25, Fast, 12 mA                  | 0.69 | 0.80              | 0.88 | 2.06 | 2.23              | 2.43 | 2.06 | 2.23              | 2.43 | ns    |



Table 27: IOB Switching Characteristics<sup>(1,2)</sup> (Continued)

|                                        |      | T <sub>IOPI</sub> |      |      | T <sub>IOOP</sub> |      |      | T <sub>IOTP</sub> |      |       |
|----------------------------------------|------|-------------------|------|------|-------------------|------|------|-------------------|------|-------|
| IOSTANDARD<br>Attribute <sup>(1)</sup> | S    | peed Grad         | le   | S    | peed Grad         | de   | S    | peed Grad         | de   | Units |
| Attribute                              | -12  | -11               | -10  | -12  | -11               | -10  | -12  | -11               | -10  |       |
| LVCMOS25, Fast, 16 mA                  | 0.69 | 0.80              | 0.88 | 1.89 | 2.03              | 2.21 | 1.89 | 2.03              | 2.21 | ns    |
| LVCMOS25, Fast, 24 mA                  | 0.69 | 0.80              | 0.88 | 1.83 | 1.96              | 2.13 | 1.83 | 1.96              | 2.13 | ns    |
| LVCMOS18, Slow, 2 mA                   | 0.97 | 1.12              | 1.25 | 4.77 | 5.34              | 5.89 | 4.77 | 5.34              | 5.89 | ns    |
| LVCMOS18, Slow, 4 mA                   | 0.97 | 1.12              | 1.25 | 3.56 | 3.95              | 4.35 | 3.56 | 3.95              | 4.35 | ns    |
| LVCMOS18, Slow, 6 mA                   | 0.97 | 1.12              | 1.25 | 3.29 | 3.64              | 4.00 | 3.29 | 3.64              | 4.00 | ns    |
| LVCMOS18, Slow, 8 mA                   | 0.97 | 1.12              | 1.25 | 3.10 | 3.42              | 3.76 | 3.10 | 3.42              | 3.76 | ns    |
| LVCMOS18, Slow, 12 mA                  | 0.97 | 1.12              | 1.25 | 3.09 | 3.41              | 3.74 | 3.09 | 3.41              | 3.74 | ns    |
| LVCMOS18, Slow, 16 mA                  | 0.97 | 1.12              | 1.25 | 2.94 | 3.24              | 3.55 | 2.94 | 3.24              | 3.55 | ns    |
| LVCMOS18, Fast, 2 mA                   | 0.97 | 1.12              | 1.25 | 3.20 | 3.54              | 3.89 | 3.20 | 3.54              | 3.89 | ns    |
| LVCMOS18, Fast, 4 mA                   | 0.97 | 1.12              | 1.25 | 2.52 | 2.75              | 3.02 | 2.52 | 2.75              | 3.02 | ns    |
| LVCMOS18, Fast, 6 mA                   | 0.97 | 1.12              | 1.25 | 2.29 | 2.49              | 2.72 | 2.29 | 2.49              | 2.72 | ns    |
| LVCMOS18, Fast, 8 mA                   | 0.97 | 1.12              | 1.25 | 2.13 | 2.31              | 2.52 | 2.13 | 2.31              | 2.52 | ns    |
| LVCMOS18, Fast, 12 mA                  | 0.97 | 1.12              | 1.25 | 2.01 | 2.17              | 2.36 | 2.01 | 2.17              | 2.36 | ns    |
| LVCMOS18, Fast, 16 mA                  | 0.97 | 1.12              | 1.25 | 1.94 | 2.09              | 2.27 | 1.94 | 2.09              | 2.27 | ns    |
| LVCMOS15, Slow, 2 mA                   | 1.05 | 1.20              | 1.34 | 5.33 | 5.99              | 6.61 | 5.33 | 5.99              | 6.61 | ns    |
| LVCMOS15, Slow, 4 mA                   | 1.05 | 1.20              | 1.34 | 4.21 | 4.70              | 4.88 | 4.21 | 4.70              | 4.88 | ns    |
| LVCMOS15, Slow, 6 mA                   | 1.05 | 1.20              | 1.34 | 3.49 | 3.87              | 4.26 | 3.49 | 3.87              | 4.26 | ns    |
| LVCMOS15, Slow, 8 mA                   | 1.05 | 1.20              | 1.34 | 3.49 | 3.87              | 4.26 | 3.49 | 3.87              | 4.26 | ns    |
| LVCMOS15, Slow, 12 mA                  | 1.05 | 1.20              | 1.34 | 3.11 | 3.43              | 3.77 | 3.11 | 3.43              | 3.77 | ns    |
| LVCMOS15, Slow, 16 mA                  | 1.05 | 1.20              | 1.34 | 2.92 | 3.21              | 3.53 | 2.92 | 3.21              | 3.53 | ns    |
| LVCMOS15, Fast, 2 mA                   | 1.05 | 1.20              | 1.34 | 3.42 | 3.79              | 4.17 | 3.42 | 3.79              | 4.17 | ns    |
| LVCMOS15, Fast, 4 mA                   | 1.05 | 1.20              | 1.34 | 2.76 | 3.03              | 3.32 | 2.76 | 3.03              | 3.32 | ns    |
| LVCMOS15, Fast, 6 mA                   | 1.05 | 1.20              | 1.34 | 2.46 | 2.69              | 2.94 | 2.46 | 2.69              | 2.94 | ns    |
| LVCMOS15, Fast, 8 mA                   | 1.05 | 1.20              | 1.34 | 2.28 | 2.48              | 2.71 | 2.28 | 2.48              | 2.71 | ns    |
| LVCMOS15, Fast, 12 mA                  | 1.05 | 1.20              | 1.34 | 2.12 | 2.29              | 2.50 | 2.12 | 2.29              | 2.50 | ns    |
| LVCMOS15, Fast, 16 mA                  | 1.05 | 1.20              | 1.34 | 2.06 | 2.23              | 2.43 | 2.06 | 2.23              | 2.43 | ns    |
| LVDCI_33                               | 0.76 | 0.87              | 0.97 | 2.61 | 2.86              | 3.13 | 2.61 | 2.86              | 3.13 | ns    |
| LVDCI_25                               | 0.69 | 0.80              | 0.88 | 2.52 | 2.76              | 3.02 | 2.52 | 2.76              | 3.02 | ns    |
| LVDCI_18                               | 0.97 | 1.12              | 1.25 | 2.47 | 2.69              | 2.95 | 2.47 | 2.69              | 2.95 | ns    |
| LVDCI_15                               | 1.05 | 1.20              | 1.34 | 2.45 | 2.68              | 2.93 | 2.45 | 2.68              | 2.93 | ns    |
| LVDCI_DV2_25                           | 0.69 | 0.80              | 0.88 | 1.93 | 2.08              | 2.27 | 1.93 | 2.08              | 2.27 | ns    |
| LVDCI_DV2_18                           | 0.97 | 1.12              | 1.25 | 1.95 | 2.09              | 2.28 | 1.95 | 2.09              | 2.28 | ns    |
| LVDCI_DV2_15                           | 1.05 | 1.20              | 1.34 | 2.18 | 2.36              | 2.58 | 2.18 | 2.36              | 2.58 | ns    |
| GTL_DCI <sup>(3)</sup>                 | 1.18 | 1.36              | 1.51 | 1.75 | 1.87              | 2.03 | 1.75 | 1.87              | 2.03 | ns    |
| GTLP_DCI <sup>(3)</sup>                | 0.96 | 1.11              | 1.23 | 1.75 | 1.87              | 2.03 | 1.75 | 1.87              | 2.03 | ns    |
| HSTL_I_DCI <sup>(3)</sup>              | 1.28 | 1.47              | 1.64 | 2.00 | 2.16              | 2.35 | 2.00 | 2.16              | 2.35 | ns    |



Table 27: IOB Switching Characteristics(1,2) (Continued)

| 10074110400                         |             | T <sub>IOPI</sub> |             |      | T <sub>IOOP</sub> |      |       | T <sub>IOTP</sub> |      |    |  |
|-------------------------------------|-------------|-------------------|-------------|------|-------------------|------|-------|-------------------|------|----|--|
| IOSTANDARD Attribute <sup>(1)</sup> | Speed Grade |                   | Speed Grade |      |                   | S    | Units |                   |      |    |  |
| 7 1111 12 010                       | -12         | -11               | -10         | -12  | -11               | -10  | -12   | -11               | -10  |    |  |
| HSTL_II_DCI <sup>(3)</sup>          | 1.28        | 1.47              | 1.64        | 1.83 | 1.96              | 2.13 | 1.83  | 1.96              | 2.13 | ns |  |
| HSTL_III_DCI <sup>(3)</sup>         | 1.28        | 1.47              | 1.64        | 1.90 | 2.04              | 2.22 | 1.90  | 2.04              | 2.22 | ns |  |
| HSTL_IV_DCI <sup>(3)</sup>          | 1.28        | 1.47              | 1.64        | 1.75 | 1.87              | 2.03 | 1.75  | 1.87              | 2.03 | ns |  |
| HSTL_I_DCI_18 <sup>(3)</sup>        | 1.26        | 1.44              | 1.60        | 1.89 | 2.03              | 2.21 | 1.89  | 2.03              | 2.21 | ns |  |
| HSTL_II_DCI_18 <sup>(3)</sup>       | 1.26        | 1.44              | 1.60        | 1.85 | 1.98              | 2.16 | 1.85  | 1.98              | 2.16 | ns |  |
| HSTL_III_DCI_18 <sup>(3)</sup>      | 1.26        | 1.44              | 1.60        | 1.80 | 1.93              | 2.09 | 1.80  | 1.93              | 2.09 | ns |  |
| HSTL_IV_DCI_18 <sup>(3)</sup>       | 1.26        | 1.44              | 1.60        | 1.77 | 1.89              | 2.06 | 1.77  | 1.89              | 2.06 | ns |  |
| SSTL2_I_DCI <sup>(3)</sup>          | 1.31        | 1.51              | 1.68        | 2.09 | 2.25              | 2.46 | 2.09  | 2.25              | 2.46 | ns |  |
| SSTL2_II_DCI <sup>(3)</sup>         | 1.31        | 1.51              | 1.68        | 2.07 | 2.24              | 2.45 | 2.07  | 2.24              | 2.45 | ns |  |
| LVPECL_25                           | 1.38        | 1.59              | 1.77        | 1.52 | 1.61              | 1.74 | 1.52  | 1.61              | 1.74 | ns |  |
| SSTL18_I                            | 1.31        | 1.51              | 1.68        | 2.15 | 2.33              | 2.54 | 2.15  | 2.33              | 2.54 | ns |  |
| SSTL18_II                           | 1.31        | 1.51              | 1.68        | 1.92 | 2.06              | 2.24 | 1.92  | 2.06              | 2.24 | ns |  |
| SSTL18_I_DCI <sup>(3)</sup>         | 1.31        | 1.51              | 1.68        | 1.97 | 2.12              | 2.32 | 1.97  | 2.12              | 2.32 | ns |  |
| SSTL18_II_DCI <sup>(3)</sup>        | 1.31        | 1.51              | 1.68        | 1.87 | 2.00              | 2.18 | 1.87  | 2.00              | 2.18 | ns |  |

- The I/O standard is selected in the Xilinx ISE® software tool using the IOSTANDARD attribute.
- All I/O timing specifications are measured with  $V_{CCO}$  at -5% from nominal. The values of the DCI reference resistors must be within a  $20\Omega$ -100 $\Omega$  range. Refer to UG070, Virtex-4 FPGA User Guide, for detailed information.

Table 28: IOB 3-state ON Output Switching Characteristics (T<sub>IOTPHZ</sub>)

|                     |                               | S    | peed Grad | e    |    |
|---------------------|-------------------------------|------|-----------|------|----|
| Symbol              | Description                   | -12  | Units     |      |    |
| T <sub>IOTPHZ</sub> | T input to Pad high-impedance | 0.88 | 1.01      | 1.12 | ns |

## **Ethernet MAC Switching Characteristics**

Consult <u>UG074</u>: Virtex-4 FPGA Embedded Tri-mode Ethernet MAC User Guide for further information.

Table 29: Maximum Ethernet MAC Performance

|                                  | Speed Grade |             |     |       |
|----------------------------------|-------------|-------------|-----|-------|
| Description                      | -12 -11 -10 |             | -10 | Units |
| Ethernet MAC Maximum Performance |             | 10/100/1000 |     | Mb/s  |



# I/O Standard Adjustment Measurement Methodology

## Input Delay Measurements

Table 30 shows the test setup parameters used for measuring input delay.

Table 30: Input Delay Measurement Methodology

| Description                                                     | I/O Standard<br>Attribute  | <b>V</b> <sub>L</sub> (1,2)                  | V <sub>H</sub> <sup>(1,2)</sup>              | V <sub>MEAS</sub> (1,4,5) | <b>V</b> <sub>REF</sub> (1,3,5) |
|-----------------------------------------------------------------|----------------------------|----------------------------------------------|----------------------------------------------|---------------------------|---------------------------------|
| LVTTL (Low-Voltage Transistor-Transistor Logic)                 | LVTTL                      | 0                                            | 3.0                                          | 1.4                       | _                               |
| LVCMOS (Low-Voltage CMOS), 3.3V                                 | LVCMOS33                   | 0                                            | 3.3                                          | 1.65                      | _                               |
| LVCMOS, 2.5V                                                    | LVCMOS25                   | 0                                            | 2.5                                          | 1.25                      | _                               |
| LVCMOS, 1.8V                                                    | LVCMOS18                   | 0                                            | 1.8                                          | 0.9                       | _                               |
| LVCMOS, 1.5V                                                    | LVCMOS15                   | 0                                            | 1.5                                          | 0.75                      | _                               |
| PCI (Peripheral Component Interface),<br>33 MHz, 3.3V           | PCl33_3                    | Per Po                                       | CI™ Specificatio                             | n                         | _                               |
| PCI, 66 MHz, 3.3V                                               | PCI66_3                    | Per F                                        | CI Specification                             | 1                         | -                               |
| PCI-X, 133 MHz, 3.3V                                            | PCIX                       | Per PC                                       | I-X™ Specificati                             | ion                       | _                               |
| GTL (Gunning Transceiver Logic)                                 | GTL                        | V <sub>REF</sub> - 0.2                       | V <sub>REF</sub> + 0.2                       | $V_{REF}$                 | 0.80                            |
| GTL Plus                                                        | GTLP                       | V <sub>REF</sub> - 0.2                       | V <sub>REF</sub> + 0.2                       | $V_{REF}$                 | 1.0                             |
| HSTL (High-Speed Transceiver Logic),<br>Class I & II            | HSTL_I, HSTL_II            | V <sub>REF</sub> – 0.5                       | V <sub>REF</sub> + 0.5                       | V <sub>REF</sub>          | 0.75                            |
| HSTL, Class III & IV                                            | HSTL_III, HSTL_IV          | V <sub>REF</sub> - 0.5                       | V <sub>REF</sub> + 0.5                       | $V_{REF}$                 | 0.90                            |
| HSTL, Class I & II, 1.8V                                        | HSTL_I_18, HSTL_II_18      | V <sub>REF</sub> - 0.5                       | V <sub>REF</sub> + 0.5                       | $V_{REF}$                 | 0.90                            |
| HSTL, Class III & IV, 1.8V                                      | HSTL_III_18,<br>HSTL_IV_18 | V <sub>REF</sub> – 0.5                       | V <sub>REF</sub> + 0.5                       | V <sub>REF</sub>          | 1.08                            |
| SSTL (Stub Terminated Transceiver Logic),<br>Class I & II, 3.3V | SSTL3_I, SSTL3_II          | V <sub>REF</sub> – 1.00                      | V <sub>REF</sub> + 1.00                      | V <sub>REF</sub>          | 1.5                             |
| SSTL, Class I & II, 2.5V                                        | SSTL2_I, SSTL2_II          | V <sub>REF</sub> – 0.75                      | V <sub>REF</sub> + 0.75                      | $V_{REF}$                 | 1.25                            |
| SSTL, Class I & II, 1.8V                                        | SSTL18_I, SSTL18_II        | V <sub>REF</sub> - 0.5                       | V <sub>REF</sub> + 0.5                       | V <sub>REF</sub>          | 0.90                            |
| AGP-2X/AGP (Accelerated Graphics Port)                          | AGP                        | V <sub>REF</sub> – (0.2 x V <sub>CCO</sub> ) | V <sub>REF</sub> + (0.2 x V <sub>CCO</sub> ) | V <sub>REF</sub>          | AGP<br>Spec                     |
| LVDS (Low-Voltage Differential Signaling), 2.5V                 | LVDS_25                    | 1.2 - 0.125                                  | 1.2 + 0.125                                  | 1.2                       |                                 |
| LVDSEXT (LVDS Extended Mode), 2.5V                              | LVDSEXT_25                 | 1.2 - 0.125                                  | 1.2 + 0.125                                  | 1.2                       |                                 |
| ULVDS (Ultra LVDS), 2.5V                                        | ULVDS_25                   | 0.6 - 0.125                                  | 0.6 + 0.125                                  | 0.6                       |                                 |
| LDT (HyperTransport), 2.5V                                      | LDT_25                     | 0.6 - 0.125                                  | 0.6 + 0.125                                  | 0.6                       |                                 |

Input delay measurement methodology parameters for LVDCI and HSLVDCI are the same as for LVCMOS standards of the same voltage. Parameters for all other DCI standards are the same as for the corresponding non-DCI standards.

Input waveform switches between V<sub>L</sub>and V<sub>H</sub>.

Measurements are made at typical, minimum, and maximum V<sub>REF</sub> values. Reported delays reflect worst case of these measurements. V<sub>REF</sub> values 3. listed are typical.

Input voltage level from which measurement starts.

This is an input voltage reference that bears no relation to the  $V_{REF}$  /  $V_{MEAS}$  parameters found in IBIS models and/or noted in Figure 4.



## **Output Delay Measurements**

Output delays are measured using a Tektronix P6245 TDS500/600 probe (< 1 pF) across approximately 4 inches of FR4 microstrip trace. Standard termination was used for all testing. The propagation delay of the 4 inch trace is characterized separately and subtracted from the final measurement, and is therefore not included in the generalized test setup shown in Figure 4.



Figure 4: Generalized Test Setup

Measurements and test conditions are reflected in the IBIS models except where the IBIS format precludes it. Parameters  $V_{REF}$ ,  $R_{REF}$ ,  $C_{REF}$ , and  $V_{MEAS}$  fully describe the test conditions for each I/O standard. The most accurate prediction of propagation delay in any given application can be obtained through IBIS simulation, using the following method:

- 1. Simulate the output driver of choice into the generalized test setup, using values from Table 31.
- 2. Record the time to V<sub>MFAS</sub>.
- 3. Simulate the output driver of choice into the actual PCB trace and load, using the appropriate IBIS model or capacitance value to represent the load.
- Record the time to V<sub>MEAS</sub>.
- 5. Compare the results of steps 2 and 4. The increase or decrease in delay yields the actual worst-case propagation delay (clock-to-input) of the PCB trace.

Table 31: Output Delay Measurement Methodology

| Description                                         | I/O Standard Description Attribute |    |                   | V <sub>MEAS</sub> (V) | V <sub>REF</sub><br>(V) |
|-----------------------------------------------------|------------------------------------|----|-------------------|-----------------------|-------------------------|
| LVTTL (Low-Voltage Transistor-Transistor Logic)     | LVTTL (all)                        | 1M | 0                 | 1.4                   | 0                       |
| LVCMOS (Low-Voltage CMOS), 3.3V                     | LVCMOS33                           | 1M | 0                 | 1.65                  | 0                       |
| LVCMOS, 2.5V                                        | LVCMOS25                           | 1M | 0                 | 1.25                  | 0                       |
| LVCMOS, 1.8V                                        | LVCMOS18                           | 1M | 0                 | 0.9                   | 0                       |
| LVCMOS, 1.5V                                        | LVCMOS15                           | 1M | 0                 | 0.75                  | 0                       |
| LVCMOS, 1.2V                                        | LVCMOS12                           | 1M | 0                 | 0.75                  | 0                       |
| DCI /Davinhaval Component Interfaces 22 Mills 2 2 V | PCI33_3 (rising edge)              | 25 | 10 <sup>(2)</sup> | 0.94                  | 0                       |
| PCI (Peripheral Component Interface), 33 MHz, 3.3V  | PCI33_3 (falling edge)             | 25 | 10 <sup>(2)</sup> | 2.03                  | 3.3                     |
| PCI, 66 MHz, 3.3V                                   | PCI66_3 (rising edge)              | 25 | 10 <sup>(2)</sup> | 0.94                  | 0                       |
| PCI, 66 MINZ, 3.3V                                  | PCI66_3 (falling edge)             | 25 | 10 <sup>(2)</sup> | 2.03                  | 3.3                     |
| PCI-X, 133 MHz, 3.3V                                | PCIX (rising edge)                 | 25 | 10 <sup>(3)</sup> | 0.94                  |                         |
| POI-A, 133 WIDZ, 3.3V                               | PCIX (falling edge                 | 25 | 10 <sup>(3)</sup> | 2.03                  | 3.3                     |
| GTL (Gunning Transceiver Logic)                     | GTL                                | 25 | 0                 | 0.8                   | 1.2                     |
| GTL Plus                                            | GTLP                               | 25 | 0                 | 1.0                   | 1.5                     |
| HSTL (High-Speed Transceiver Logic), Class I        | HSTL_I                             | 50 | 0                 | V <sub>REF</sub>      | 0.75                    |
| HSTL, Class II                                      | HSTL_II                            | 25 | 0                 | V <sub>REF</sub>      | 0.75                    |
| HSTL, Class III                                     | HSTL_III                           | 50 | 0                 | 0.9                   | 1.5                     |
| HSTL, Class IV                                      | HSTL_IV                            | 25 | 0                 | 0.9                   | 1.5                     |
| HSTL, Class I, 1.8V                                 | HSTL_I_18                          | 50 | 0                 | $V_{REF}$             | 0.9                     |
| HSTL, Class II, 1.8V                                | HSTL_II_18                         | 25 | 0                 | $V_{REF}$             | 0.9                     |
| HSTL, Class III, 1.8V                               | HSTL_III_18                        | 50 | 0                 | 1.1                   | 1.8                     |



Table 31: Output Delay Measurement Methodology (Continued)

| Description                                                         | I/O Standard<br>Attribute          | R <sub>REF</sub> (Ω) | C <sub>REF</sub> <sup>(1)</sup> (pF) | V <sub>MEAS</sub> (V) | V <sub>REF</sub> (V) |
|---------------------------------------------------------------------|------------------------------------|----------------------|--------------------------------------|-----------------------|----------------------|
| HSTL, Class IV, 1.8V                                                | HSTL_IV_18                         | 25                   | 0                                    | 1.1                   | 1.8                  |
| SSTL (Stub Series Terminated Logic), Class I, 1.8V                  | SSTL18_I                           | 50                   | 0                                    | $V_{REF}$             | 0.9                  |
| SSTL, Class II, 1.8V                                                | SSTL18_II                          | 25                   | 0                                    | V <sub>REF</sub>      | 0.9                  |
| SSTL, Class I, 2.5V                                                 | SSTL2_I                            | 50                   | 0                                    | V <sub>REF</sub>      | 1.25                 |
| SSTL, Class II, 2.5V                                                | SSTL2_II                           | 25                   | 0                                    | V <sub>REF</sub>      | 1.25                 |
| LVDS (Low-Voltage Differential Signaling), 2.5V                     | LVDS_25                            | 50                   | 0                                    | V <sub>REF</sub>      | 1.2                  |
| LVDSEXT (LVDS Extended Mode), 2.5V                                  | LVDSEXT_25                         | 50                   | 0                                    | V <sub>REF</sub>      | 1.2                  |
| BLVDS (Bus LVDS), 2.5V                                              | BLVDS_25                           | 1M                   | 0                                    | 1.2                   | 0                    |
| LDT (HyperTransport), 2.5V                                          | LDT_25                             | 50                   | 0                                    | V <sub>REF</sub>      | 0.6                  |
| LVPECL (Low-Voltage Positive Emitter-Coupled Logic), 2.5V           | LVPECL_25                          | 1M                   | 0                                    | 0.90                  | 0                    |
| LVDCI/HSLVDCI<br>(Low-Voltage Digitally Controlled Impedance), 3.3V | LVDCI_33, HSLVDCI_33               | 1M                   | 0                                    | 1.65                  | 0                    |
| LVDCI/HSLVDCI, 2.5V                                                 | LVDCI_25, HSLVDCI_25               | 1M                   | 0                                    | 1.25                  | 0                    |
| LVDCI/HSLVDCI, 1.8V                                                 | LVDCI_18, HSLVDCI_18               | 1M                   | 0                                    | 0.9                   | 0                    |
| LVDCI/HSLVDCI, 1.5V                                                 | LVDCI_15, HSLVDCI_15               | 1M                   | 0                                    | 0.75                  | 0                    |
| HSTL (High-Speed Transceiver Logic), Class I & II, with DCI         | HSTL_I_DCI, HSTL_II_DCI            | 50                   | 0                                    | V <sub>REF</sub>      | 0.75                 |
| HSTL, Class III & IV, with DCI                                      | HSTL_III_DCI, HSTL_IV_DCI          | 50                   | 0                                    | 0.9                   | 1.5                  |
| HSTL, Class I & II, 1.8V, with DCI                                  | HSTL_I_DCI_18,<br>HSTL_II_DCI_18   | 50                   | 0                                    | V <sub>REF</sub>      | 0.9                  |
| HSTL, Class III & IV, 1.8V, with DCI                                | HSTL_III_DCI_18,<br>HSTL_IV_DCI_18 | 50                   | 0                                    | 1.1                   | 1.8                  |
| SSTL (Stub Series Termi.Logic), Class I & II, 1.8V, with DCI        | SSTL18_I_DCI, SSTL18_II_DCI        | 50                   | 0                                    | $V_{REF}$             | 0.9                  |
| SSTL, Class I & II, 2.5V, with DCI                                  | SSTL2_I_DCI, SSTL2_II_DCI          | 50                   | 0                                    | V <sub>REF</sub>      | 1.25                 |
| GTL (Gunning Transceiver Logic) with DCI                            | GTL_DCI                            | 50                   | 0                                    | 0.8                   | 1.2                  |
| GTL Plus with DCI                                                   | GTLP_DCI                           | 50                   | 0                                    | 1.0                   | 1.5                  |

C<sub>REF</sub> is the capacitance of the probe, nominally 0 pF. Per PCI specifications. 1.

<sup>2.</sup> 

Per PCI-X specifications.



# **Input/Output Logic Switching Characteristics**

Table 32: ILOGIC Switching Characteristics

|                                          |                                                                                                       | S             | peed Grad     | de            |            |
|------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------|---------------|---------------|------------|
| Symbol                                   | Description                                                                                           | -12           | -11           | -10           | Units      |
| Setup/Hold                               |                                                                                                       |               |               |               |            |
| T <sub>ICE1CK</sub> /T <sub>ICKCE1</sub> | CE1 pin Setup/Hold with respect to CLK                                                                | 0.58<br>-0.23 | 0.66<br>-0.23 | 0.79<br>-0.23 | ns         |
| T <sub>ICECK</sub> /T <sub>ICKCE</sub>   | DLYCE pin Setup/Hold with respect to C                                                                | 0.16<br>0.11  | 0.19<br>0.13  | 0.23<br>0.16  | ns         |
| T <sub>IRSTCK</sub> /T <sub>ICKRST</sub> | DLYRST pin Setup/Hold with respect to C                                                               | -0.03<br>0.37 | -0.02<br>0.45 | -0.02<br>0.54 | ns         |
| T <sub>IINCCK</sub> /T <sub>ICKINC</sub> | DLYINC pin Setup/Hold with respect to C                                                               | 0.01<br>0.36  | 0.01<br>0.43  | 0.01<br>0.51  | ns         |
| T <sub>ISRCK</sub> /T <sub>ICKSR</sub>   | SR/REV pin Setup/Hold with respect to CLK                                                             | 1.15<br>-0.56 | 1.33<br>-0.56 | 1.59<br>-0.56 | ns         |
| T <sub>IDOCK</sub> /T <sub>IOCKD</sub>   | D pin Setup/Hold with respect to CLK without Delay                                                    | 0.24<br>-0.10 | 0.28<br>-0.10 | 0.34<br>-0.10 | ns         |
| T /T                                     | D pin Setup/Hold with respect to CLK (IOBDELAY_TYPE = DEFAULT)                                        | 6.64<br>-5.99 | 7.63<br>-5.99 | 8.84<br>-5.99 | ns         |
| T <sub>IDOCKD</sub> /T <sub>IOCKDD</sub> | D pin Setup/Hold with respect to CLK (IOBDELAY_TYPE = FIXED, IOBDELAY_VALUE = 0) <sup>(1)</sup>       | 0.81<br>-0.63 | 0.87<br>-0.63 | 1.09<br>-0.63 | ns         |
| Combinatorial                            |                                                                                                       | •             |               |               |            |
| T <sub>IDI</sub>                         | D pin to O pin propagation delay, no Delay                                                            | 0.17          | 0.20          | 0.24          | ns         |
| T                                        | D pin to O pin propagation delay (IOBDELAY_TYPE = DEFAULT)                                            | 6.00          | 6.91          | 7.96          | ns         |
| T <sub>IDID</sub>                        | D pin to O pin propagation delay (IOBDELAY_TYPE = FIXED, IOBDELAY_VALUE = 0)(1)                       | 0.74          | 0.79          | 0.99          | ns         |
| Sequential Delays                        |                                                                                                       | <del>!</del>  |               | !             | *          |
| T <sub>IDLO</sub>                        | D pin to Q1 pin using flip-flop as a latch without Delay                                              | 0.50          | 0.59          | 0.71          | ns         |
| _                                        | D pin to Q1 pin using flip-flop as a latch (IOBDELAY_TYPE = DEFAULT)                                  | 6.90          | 7.94          | 9.21          | ns         |
| T <sub>IDLOD</sub>                       | D pin to Q1 pin using flip-flop as a latch (IOBDELAY_TYPE = FIXED, IOBDELAY_VALUE = 0) <sup>(1)</sup> | 1.07          | 1.18          | 1.45          | ns         |
| T <sub>ICKQ</sub>                        | CLK to Q outputs                                                                                      | 0.53          | 0.60          | 0.72          | ns         |
| T <sub>ICE1Q</sub>                       | CE1 pin to Q1 using flip-flop as a latch, propagation delay                                           | 0.90          | 1.06          | 1.27          | ns         |
| T <sub>RQ</sub>                          | SR/REV pin to OQ/TQ out                                                                               | 1.70          | 2.03          | 2.44          | ns         |
| T <sub>GSRQ</sub>                        | Global Set/Reset to Q outputs                                                                         | 1.54          | 1.73          | 2.03          | ns         |
| Set/Reset                                |                                                                                                       | +             | +             | +             |            |
| T <sub>RPW</sub>                         | Minimum Pulse Width, SR/REV inputs                                                                    | 0.53          | 0.59          | 0.70          | ns,<br>Min |

<sup>1.</sup> Recorded at 0 tap value. Refer to Timing Report for other values.



Table 33: OLOGIC Switching Characteristics

|                                          |                                           | S             | peed Grad     | de            |            |
|------------------------------------------|-------------------------------------------|---------------|---------------|---------------|------------|
| Symbol                                   | Description                               |               | -11           | -10           | Units      |
| Setup/Hold                               |                                           |               |               | '             |            |
| T <sub>ODCK</sub> /T <sub>OCKD</sub>     | D1/D2 pins Setup/Hold with respect to CLK | 0.52<br>-0.22 | 0.62<br>-0.22 | 0.75<br>-0.22 | ns         |
| T <sub>OOCECK</sub> /T <sub>OCKOCE</sub> | OCE pin Setup/Hold with respect to CLK    | 0.53<br>-0.33 | 0.64<br>-0.33 | 0.77<br>-0.33 | ns         |
| T <sub>OSRCK</sub> /T <sub>OCKSR</sub>   | SR/REV pin Setup/Hold with respect to CLK | 0.99<br>-0.55 | 1.18<br>-0.55 | 1.42<br>-0.55 | ns         |
| T <sub>OTCK</sub> /T <sub>OCKT</sub>     | T1/T2 pins Setup/Hold with respect to CLK | 0.52<br>-0.22 | 0.62<br>-0.22 | 0.75<br>-0.22 | ns         |
| T <sub>OTCECK</sub> /T <sub>OCKTCE</sub> | TCE pin Setup/Hold with respect to CLK    | 0.53<br>-0.33 | 0.64<br>-0.33 | 0.77<br>-0.33 | ns         |
| Combinatorial                            |                                           |               | •             | <del>.</del>  | *          |
| T <sub>ODQ</sub>                         | D1 to OQ out                              | 0.56          | 0.65          | 0.76          | ns         |
| T <sub>OTQ</sub>                         | T1 to TQ out                              | 0.56          | 0.65          | 0.76          | ns         |
| Sequential Delays                        |                                           |               |               |               |            |
| T <sub>IOSRON</sub>                      | REV pin to TQ out                         | 1.14          | 1.37          | 1.64          | ns         |
| T <sub>OCKQ</sub>                        | CLK to OQ/TQ out                          | 0.41          | 0.49          | 0.59          | ns         |
| T <sub>RQ</sub>                          | SR/REV pin to OQ/TQ out                   | 1.14          | 1.37          | 1.64          | ns         |
| T <sub>GSRQ</sub>                        | Global Set/Reset to Q outputs             | 1.54          | 1.73          | 2.03          | ns         |
| Set/Reset                                |                                           |               |               |               |            |
| T <sub>RPW</sub>                         | Minimum Pulse Width, SR/REV inputs        | 0.53          | 0.59          | 0.70          | ns,<br>Min |



# Input Serializer/Deserializer Switching Characteristics

Table 34: ISERDES Switching Characteristics

|                                                        |                                                                                                                                     | S             | peed Gra      | de            |       |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|---------------|-------|
| Symbol                                                 | Description                                                                                                                         | -12           | -11           | -10           | Units |
| Setup/Hold for Control Lines                           |                                                                                                                                     |               | :             |               |       |
| T <sub>ISCCK_BITSLIP</sub> /T <sub>ISCKC_BITSLIP</sub> | BITSLIP pin Setup/Hold with respect to CLKDIV                                                                                       | 0.28<br>-0.20 | 0.34<br>-0.16 | 0.40<br>-0.13 | ns    |
| T <sub>ISCCK_CE</sub> /T <sub>ISCKC_CE</sub> (2)       | CE pin Setup/Hold with respect to CLK (for CE1)                                                                                     | 0.48<br>-0.37 | 0.57<br>-0.30 | 0.69<br>-0.25 | ns    |
| T <sub>ISCCK_CE2</sub> /T <sub>ISCKC_CE2</sub> (2)     | CE pin Setup/Hold with respect to CLKDIV (for CE2)                                                                                  | 0.11<br>-0.04 | 0.14<br>-0.03 | 0.16<br>-0.02 | ns    |
| T <sub>ISCCK_DLYCE</sub> /T <sub>ISCKC_DLYCE</sub>     | DLYCE pin Setup/Hold with respect to CLKDIV                                                                                         | 0.16<br>0.11  | 0.19<br>0.13  | 0.23<br>0.16  | ns    |
| T <sub>ISCCK_DLYINC</sub> /T <sub>ISCKC_DLYINC</sub>   | DLYINC pin Setup/Hold with respect to CLKDIV                                                                                        | 0.01<br>0.36  | 0.01<br>0.43  | 0.01<br>0.51  | ns    |
| T <sub>ISCCK_DLYRST</sub> /T <sub>ISCKC_DLYRST</sub>   | DLYRST pin Setup/Hold with respect to CLKDIV                                                                                        | -0.03<br>0.37 | -0.02<br>0.45 | -0.02<br>0.54 | ns    |
| T <sub>ISCCK_SR</sub>                                  | SR pin Setup with respect to CLKDIV                                                                                                 | 0.64          | 0.77          | 0.92          | ns    |
| Setup/Hold for Data Lines                              |                                                                                                                                     | 1             |               |               | 1     |
|                                                        | D pin Setup/Hold with respect to CLK (IOBDELAY = IBUF or NONE)                                                                      | 0.24<br>-0.11 | 0.28<br>-0.11 | 0.34<br>-0.11 | ns    |
| T <sub>ISDCK_D</sub> /T <sub>ISCKD_D</sub>             | D pin Setup/Hold with respect to CLK (IOBDELAY = IFD or BOTH, IOBDELAY_TYPE = DEFAULT)                                              | 6.64<br>-6.51 | 7.63<br>-6.51 | 8.84<br>-6.51 | ns    |
|                                                        | D pin Setup/Hold with respect to CLK <sup>(1)</sup> (IOBDELAY = IFD or BOTH, IOBDELAY_TYPE = FIXED, IOBDELAY_VALUE = 0)             | 0.81<br>-0.68 | 0.87<br>-0.68 | 1.08<br>-0.68 | ns    |
|                                                        | D pin Setup/Hold with respect to CLK at DDR mode (IOBDELAY = IBUF or NONE)                                                          | 0.24<br>-0.11 | 0.28<br>-0.11 | 0.34<br>-0.11 | ns    |
| T <sub>ISDCK_DDR</sub> /T <sub>ISCKD_DDR</sub>         | D pin Setup/Hold with respect to CLK at DDR mode (IOBDELAY = IFD or BOTH, IOBDELAY_TYPE = DEFAULT)                                  | 6.64<br>-6.51 | 7.63<br>-6.51 | 8.84<br>-6.51 | ns    |
|                                                        | D pin Setup/Hold with respect to CLK at DDR mode <sup>(1)</sup> (IOBDELAY = IFD or BOTH, IOBDELAY_TYPE = FIXED, IOBDELAY_VALUE = 0) | 0.81<br>-0.68 | 0.87<br>-0.68 | 1.08<br>-0.68 | ns    |
| Sequential Delays                                      |                                                                                                                                     | I             |               |               | 1     |
| T <sub>ISCKO_Q</sub>                                   | CLKDIV to out at Q pin                                                                                                              | 0.59          | 0.71          | 0.85          | ns    |
| Propagation Delays                                     |                                                                                                                                     |               |               |               |       |
| T <sub>ISDO_DO_IOBDELAY_IFD</sub>                      | D input to DO output pin (IOBDELAY = IFD)                                                                                           | 0.17          | 0.20          | 0.24          | ns    |
| T <sub>ISDO_DO_IOBDELAY_NONE</sub>                     | D input to DO output pin (IOBDELAY = NONE)                                                                                          | 0.17          | 0.20          | 0.24          | ns    |
| _                                                      | D input to DO output pin (IOBDELAY = BOTH, IOBDELAY_TYPE = DEFAULT)                                                                 | 6.00          | 6.91          | 7.96          | ns    |
| Tisdo_do_iobdelay_both                                 | D input to DO output pin <sup>(1)</sup> (IOBDELAY = BOTH, IOBDELAY_TYPE = FIXED, IOBDELAY_VALUE = 0)                                | 0.74          | 0.79          | 0.99          | ns    |
| Tione no iones in issue                                | D input to DO output pin (IOBDELAY = IBUF, IOBDELAY_TYPE = DEFAULT)                                                                 | 6.00          | 6.91          | 7.96          | ns    |
| Tisdo_do_iobdelay_ibuf                                 | D input to DO output pin <sup>(1)</sup> (IOBDELAY = IBUF, IOBDELAY_TYPE = FIXED, IOBDELAY_VALUE = 0)                                | 0.74          | 0.79          | 0.99          | ns    |

Recorded at 0 tap value. Refer to Timing Report for other values.  $T_{\text{ISCCK\_CE2}} \text{ and } T_{\text{ISCKC\_CE2}} \text{ are reported as } T_{\text{ISCCK\_CE}} / T_{\text{ISCKC\_CE}} \text{ in TRCE report.}$ 



# **Input Delay Switching Characteristics**

Table 35: Input Delay Switching Characteristics

|                               |                                                                                  | ;      | Speed Grade                       | 9      |          |
|-------------------------------|----------------------------------------------------------------------------------|--------|-----------------------------------|--------|----------|
| Symbol                        | Description                                                                      | -12    | -11                               | -10    | Units    |
| IDELAYCTRL                    |                                                                                  |        |                                   |        |          |
| T <sub>IDELAYCTRLCO_RDY</sub> | Reset to Ready for IDELAYCTRL (Maximum)                                          | 3.00   | 3.00                              | 3.00   | μs       |
| F <sub>IDELAYCTRL_REF</sub>   | REFCLK frequency                                                                 | 200    | 200                               | 200    | MHz      |
| IDELAYCTRL_REF_PRECISION (2)  | REFCLK precision                                                                 | ±10    | ±10                               | ±10    | MHz      |
| T <sub>IDELAYCTRL_RPW</sub>   | Minimum Reset pulse width                                                        | 50.0   | 50.0                              | 50.0   | ns       |
| IDELAY                        |                                                                                  |        |                                   |        |          |
| T <sub>IDELAYRESOLUTION</sub> | IDELAY Chain Delay Resolution                                                    | 75     | 75                                | 75     | ps       |
| T <sub>IDELAYTOTAL_ERR</sub>  | Cumulative delay at a given tap <sup>(3)</sup>                                   |        | ap -1) x 75 +3<br>7[(tap -1) x 75 |        | ps       |
| т                             | Pattern dependent period jitter in delay chain for clock pattern                 | 0      | 0                                 | 0      | Note (4) |
| T <sub>IDELAYPAT_JIT</sub>    | Pattern dependent period jitter in delay chain for random data pattern (PRBS 23) | 10 ± 2 | 10 ± 2                            | 10 ± 2 | Note (4) |
| F <sub>MAX</sub>              | C clock maximum frequency                                                        | 300    | 250                               | 250    | MHz      |

- Refer to Xilinx Application Note XAPP707 for details on IDELAY timing characteristics.

  See the "REFCLK Reference Clock" section (specific to IDELAYCTRL) in the *Virtex-4 FPGA User Guide: Chapter 7, SelectIO Logic Resources*. This value accounts for tap 0, an anomaly in the tap chain with an average value of 34 ps.
- 3.
- Units in ps peak-to-peak per tap.



# **Output Serializer/Deserializer Switching Characteristics**

Table 36: OSERDES Switching Characteristics

|                                                             |                                               | S             | peed Grad     | de            |          |
|-------------------------------------------------------------|-----------------------------------------------|---------------|---------------|---------------|----------|
| Symbol                                                      | Description                                   | -12           | -11           | -10           | Units    |
| Setup/Hold                                                  | ,                                             | •             |               | '             | <u>'</u> |
| T <sub>OSDCK_D</sub> /T <sub>OSCKD_D</sub>                  | D input Setup/Hold with respect to CLKDIV     | 0.35<br>-0.05 | 0.42<br>-0.04 | 0.50<br>-0.03 | ns       |
| T <sub>OSDCK_T</sub> /T <sub>OSCKD_T</sub> <sup>(1)</sup>   | T input Setup/Hold with respect to CLK        | 0.43<br>-0.16 | 0.52<br>-0.16 | 0.62<br>-0.16 | ns       |
| T <sub>OSDCK_T2</sub> /T <sub>OSCKD_T2</sub> <sup>(1)</sup> | T input Setup/Hold with respect to CLKDIV     | 0.35<br>-0.05 | 0.42<br>-0.04 | 0.50<br>-0.03 | ns       |
| T <sub>OSCCK_OCE</sub> /T <sub>OSCKC_OCE</sub>              | OCE input Setup/Hold with respect to CLK      | 0.45<br>0.01  | 0.53<br>0.02  | 0.64<br>0.03  | ns       |
| T <sub>OSCCK_S</sub>                                        | SR (Reset) input Setup with respect to CLKDIV | 0.67          | 0.80          | 0.96          | ns       |
| T <sub>OSCCK_TCE</sub> /T <sub>OSCKC_TCE</sub>              | TCE input Setup/Hold with respect to CLK      | 0.45<br>0.01  | 0.53<br>0.02  | 0.64<br>0.03  | ns       |
| Sequential Delays                                           |                                               |               |               |               |          |
| T <sub>OSCKO_OQ</sub>                                       | Clock to out from CLK to OQ                   | 0.41          | 0.49          | 0.59          | ns       |
| T <sub>OSCKO_TQ</sub>                                       | Clock to out from CLK to TQ                   | 0.41          | 0.49          | 0.59          | ns       |
| Combinatorial                                               |                                               |               |               |               |          |
| T <sub>OSDO_TTQ</sub>                                       | T input to TQ Out                             | 0.56          | 0.65          | 0.76          | ns       |
| T <sub>OSCO_OQ</sub>                                        | Asynchronous Reset to OQ                      | 1.14          | 1.37          | 1.64          | ns       |
| T <sub>OSCO_TQ</sub>                                        | Asynchronous Reset to TQ                      | 1.14          | 1.37          | 1.64          | ns       |

<sup>1.</sup> T<sub>OSDCK\_T2</sub> and T<sub>OSCKD\_T2</sub> are reported as T<sub>OSDCK\_T</sub>/T<sub>OSCKD\_T</sub> in TRCE report.



# **CLB Switching Characteristics**

Table 37: CLB Switching Characteristics

|                                        |                                                                                     | Speed Grade           |               |                     |               |          |
|----------------------------------------|-------------------------------------------------------------------------------------|-----------------------|---------------|---------------------|---------------|----------|
|                                        |                                                                                     | -                     | 12            | -11                 | -10           | 1        |
| Symbol                                 | Description                                                                         | XC4VFX <sup>(2)</sup> | XC4VLX/SX     | ALL DE              | VICES         | Units    |
| Combinatorial Del                      | ays                                                                                 |                       |               |                     |               |          |
| T <sub>ILO</sub>                       | 4-input function: F/G inputs to X/Y outputs                                         | 0.15                  | 0.15          | 0.17                | 0.20          | ns, Ma   |
| T <sub>IF5</sub>                       | 5-input function: F/G inputs to F5 output                                           | 0.36                  | 0.35          | 0.40                | 0.46          | ns, Ma   |
| T <sub>IF5X</sub>                      | 5-input function: F/G inputs to X output                                            | 0.44                  | 0.43          | 0.49                | 0.57          | ns, Ma   |
| T <sub>IF6Y</sub>                      | FXINA or FXINB inputs to YMUX output                                                | 0.30                  | 0.30          | 0.34                | 0.39          | ns, Ma   |
| T <sub>INAFX</sub>                     | FXINA input to FX output via MUXFX                                                  | 0.21                  | 0.21          | 0.23                | 0.27          | ns, Ma   |
| T <sub>INBFX</sub>                     | FXINB input to FX output via MUXFX                                                  | 0.21                  | 0.20          | 0.23                | 0.26          | ns, Ma   |
| T <sub>BXX</sub>                       | BX input to XMUX output                                                             | 0.59                  | 0.58          | 0.65                | 0.76          | ns, Ma   |
| T <sub>BYY</sub>                       | BY input to YMUX output                                                             | 0.43                  | 0.43          | 0.48                | 0.56          | ns, Ma   |
| T <sub>BXCY</sub>                      | BX input to C <sub>OUT</sub> output – Getting into carry chain <sup>(3)</sup>       | 0.60                  | 0.59          | 0.66                | 0.78          | ns, Ma   |
| T <sub>BYCY</sub>                      | BY input to C <sub>OUT</sub> output – Getting into carry chain <sup>(3)</sup>       | 0.49                  | 0.48          | 0.54                | 0.63          | ns, Ma   |
| T <sub>BYP</sub>                       | C <sub>IN</sub> input to C <sub>OUT</sub> output – Carry chain delay <sup>(3)</sup> | 0.07                  | 0.07          | 0.08                | 0.09          | ns, Ma   |
| T <sub>OPCYF</sub>                     | F input to C <sub>OUT</sub> output – Getting out from carry chain <sup>(3)</sup>    | 0.45                  | 0.44          | 0.50                | 0.58          | ns, Ma   |
| T <sub>OPCYG</sub>                     | G input to C <sub>OUT</sub> output – Getting out from carry chain <sup>(3)</sup>    | 0.44                  | 0.43          | 0.48                | 0.57          | ns, Ma   |
| Sequential Delays                      |                                                                                     |                       |               |                     |               | <b>!</b> |
| T <sub>CKO</sub>                       | FF Clock CLK to XQ/YQ outputs                                                       | 0.28                  | 0.28          | 0.31                | 0.36          | ns, Ma   |
| T <sub>CKLO</sub>                      | Latch Clock CLK to XQ/YQ outputs                                                    | 0.37                  | 0.36          | 0.41                | 0.48          | ns, Ma   |
| Setup and Hold Ti                      | mes of CLB Flip-Flops Before/After Clock CLK                                        |                       |               |                     | 1             | '        |
| T <sub>DICK</sub> /T <sub>CKDI</sub>   | BX/BY inputs                                                                        | 0.36<br>-0.09         | 0.36<br>-0.09 | 0.40<br>-0.09       | 0.47<br>-0.09 | ns, Mi   |
| T <sub>CECK</sub> /T <sub>CKCE</sub>   | CE input                                                                            | 0.58<br>-0.16         | 0.57<br>-0.16 | 0.64<br>-0.16       | 0.75<br>-0.16 | ns, Mi   |
| T <sub>FXCK</sub> /T <sub>CKFX</sub>   | FXINA/FXINB inputs                                                                  | 0.42<br>-0.14         | 0.41<br>-0.14 | 0.46<br>-0.14       | 0.54<br>-0.14 | ns, Mi   |
| T <sub>SRCK</sub> /T <sub>CKSR</sub>   | SR/BY inputs (synchronous)                                                          | 1.04<br>-0.74         | 1.02<br>-0.73 | 1.15<br>-0.73       | 1.35<br>-0.73 | ns, Mi   |
| T <sub>CINCK</sub> /T <sub>CKCIN</sub> | C <sub>IN</sub> Data Inputs (DI) – Getting out from carry chain <sup>(3)</sup>      | 0.52<br>-0.23         | 0.51<br>-0.23 | 0.57<br>-0.23       | 0.67<br>-0.23 | ns, Mi   |
| Set/Reset                              |                                                                                     | 1                     | ı             | ı                   | <u>I</u>      | 1        |
| T <sub>RPW</sub>                       | Minimum Pulse Width, SR/BY inputs                                                   | 0.54                  | 0.53          | 0.59                | 0.70          | ns, Mi   |
| T <sub>RQ</sub>                        | Delay from SR/BY inputs to XQ/YQ outputs (asynchronous)                             | 1.05                  | 1.03          | 1.15                | 1.35          | ns, Ma   |
| F <sub>TOG</sub>                       | Toggle Frequency (MHz) (for export control)                                         | 1181                  | 1205          | 1205 <sup>(4)</sup> | 1028          | MHz      |

A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed "best-case," but if a "0" is listed, there is no positive hold time.

<sup>2.</sup> The values in this column apply to all XC4VFX -12 parts except XC4VFX12 -12. For XC4VFX12 -12 values, use the values in the adjacent 4VLX/SX -12 column.

These items are of interest for Carry Chain applications.

<sup>4.</sup> XC4VFX -11 devices are 1181 MHz.



# CLB Distributed RAM Switching Characteristics (SLICEM Only)

Table 38: CLB Distributed RAM Switching Characteristics

|                                  |                                                       |                       | Speed Gra     | ade           |               |         |
|----------------------------------|-------------------------------------------------------|-----------------------|---------------|---------------|---------------|---------|
|                                  |                                                       | -12                   |               | -11           | -10           |         |
| Symbol                           | Description                                           | XC4VFX <sup>(2)</sup> | XC4VLX/SX     | ALL D         | EVICES        | Units   |
| Sequential Delay                 | rs                                                    |                       |               | :             |               |         |
| T <sub>SHCKO</sub>               | Clock CLK to X outputs (WE active)(3)                 | 1.61                  | 1.58          | 1.77          | 2.08          | ns, Max |
| T <sub>SHCKOF5</sub>             | Clock CLK to F5 output (WE active)                    | 1.53                  | 1.50          | 1.69          | 1.98          | ns, Max |
| Setup and Hold                   | Fimes Before/After Clock CLK                          |                       |               |               |               |         |
| T <sub>DS</sub> /T <sub>DH</sub> | BX/BY data inputs (DI)                                | 1.26<br>-0.90         | 1.23<br>-0.88 | 1.46<br>-0.88 | 1.80<br>-0.88 | ns, Min |
| T <sub>AS</sub> /T <sub>AH</sub> | F/G address inputs                                    | 0.88<br>-0.37         | 0.86<br>-0.37 | 0.97<br>-0.34 | 1.13<br>-0.29 | ns, Min |
| T <sub>WS</sub> /T <sub>WH</sub> | WE input (SR)                                         | 1.10<br>-0.48         | 1.08<br>-0.47 | 1.21<br>-0.47 | 1.42<br>-0.47 | ns, Min |
| Clock CLK                        |                                                       |                       |               |               |               |         |
| T <sub>WPH</sub>                 | Minimum Pulse Width, High                             | 0.53                  | 0.52          | 0.59          | 0.69          | ns, Min |
| T <sub>WPL</sub>                 | Minimum Pulse Width, Low                              | 0.55                  | 0.54          | 0.60          | 0.70          | ns, Min |
| T <sub>WC</sub>                  | Minimum clock period to meet address write cycle time | 0.76                  | 0.74          | 0.84          | 0.98          | ns, Min |

#### Notes:

- A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed "best-case," but if a "0" is listed, there is no positive hold time.
- The values in this column apply to all XC4VFX -12 parts except XC4VFX12 -12. For XC4VFX12 -12 values, use the values in the adjacent XC4VLX/SX -12 column.
- 3. T<sub>SHCKO</sub> also represents the CLK to XMUX output. Refer to TRCE report for the CLK to XMUX path.

# **CLB Shift Register Switching Characteristics (SLICEM Only)**

Table 39: CLB Shift Register Switching Characteristics

|                                  |                                            | Speed Grade           |               |                       |               |               |         |
|----------------------------------|--------------------------------------------|-----------------------|---------------|-----------------------|---------------|---------------|---------|
|                                  |                                            | -12                   |               | -11                   |               | -10           | 1       |
| Symbol                           | Description                                | XC4VFX <sup>(2)</sup> | XC4VLX/SX     | XC4VFX <sup>(3)</sup> | XC4VLX/SX     | ALL           | Units   |
| Sequential De                    | elays                                      |                       |               |                       |               |               |         |
| T <sub>REG</sub>                 | Clock CLK to X/Y outputs                   | 2.12                  | 2.08          | 2.19                  | 2.19          | 2.57          | ns, Max |
| T <sub>REGXB</sub>               | Clock CLK to XB output via MC15 LUT output | 1.83                  | 1.73          | 1.90                  | 1.84          | 2.16          | ns, Max |
| T <sub>REGYB</sub>               | Clock CLK to YB output via MC15 LUT output | 1.84                  | 1.74          | 1.92                  | 1.85          | 2.17          | ns, Max |
| T <sub>CKSH</sub>                | Clock CLK to Shiftout                      | 1.70                  | 1.60          | 1.76                  | 1.70          | 1.99          | ns, Max |
| T <sub>REGF5</sub>               | Clock CLK to F5 output                     | 2.05                  | 2.01          | 2.11                  | 2.11          | 2.47          | ns, Max |
| Setup and Ho                     | ld Times Before/After Clock CLK            |                       |               |                       |               |               |         |
| T <sub>WS</sub> /T <sub>WH</sub> | WE input (SR)                              | 0.87<br>-0.76         | 0.85<br>-0.76 | 0.96<br>-0.70         | 0.96<br>-0.70 | 1.12<br>-0.62 | ns, Min |
| $T_{DS}/T_{DH}$                  | BX/BY data inputs (DI)                     | 1.28<br>-1.12         | 1.25<br>-1.11 | 1.45<br>-1.11         | 1.45<br>–1.11 | 1.75<br>-1.11 | ns, Min |
| Clock CLK                        |                                            |                       |               |                       |               |               | •       |
| T <sub>WPH</sub>                 | Minimum Pulse Width, High                  | 0.53                  | 0.52          | 0.59                  | 0.59          | 0.69          | ns, Min |
| T <sub>WPL</sub>                 | Minimum Pulse Width, Low                   | 0.55                  | 0.54          | 0.60                  | 0.60          | 0.70          | ns, Min |

- A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed "best-case," but if a "0" is listed, there is no positive hold time.
- The values in this column apply to all XC4VFX -12 parts except XC4VFX12 -12. For XC4VFX12 -12 values, use the values in the adjacent XC4VLX/SX -12 column.
- 3. The values in this column apply to *all* XC4VFX -11 parts.



# **Block RAM and FIFO Switching Characteristics**

Table 40: Block RAM Switching Characteristics

| Symbol                                           | Description                                                 | Speed Grade  |              |              |         |
|--------------------------------------------------|-------------------------------------------------------------|--------------|--------------|--------------|---------|
|                                                  |                                                             | -12          | -11          | -10          | Units   |
| Sequential Delays                                |                                                             |              |              |              |         |
| T <sub>RCKO_DORA</sub>                           | Clock CLK to DOUT output (without output register)(2)       | 1.65         | 1.83         | 2.10         | ns, Max |
|                                                  | Clock CLK to DOUT output with ECC (without output register) | 3.00         | 3.33         | 3.83         | ns, Max |
| T <sub>RCKO_DOA</sub>                            | Clock CLK to DOUT output (with output register)(3)          | 0.72         | 0.80         | 0.92         | ns, Max |
|                                                  | Clock CLK to DOUT output with ECC (with output register)    | 2.00         | 2.20         | 2.50         | ns, Max |
| Setup and Hold Times Before (                    | Clock CLK                                                   |              |              |              |         |
| T <sub>RCCK_ADDR</sub> /T <sub>RCKC_ADDR</sub>   | ADDR inputs                                                 | 0.34<br>0.26 | 0.37<br>0.28 | 0.43<br>0.33 | ns, Min |
| T <sub>RDCK_DI</sub> /T <sub>RCKD_DI</sub>       | DIN inputs <sup>(4)</sup>                                   | 0.18<br>0.26 | 0.20<br>0.28 | 0.23<br>0.33 | ns, Min |
| T <sub>RCCK_EN</sub> /T <sub>RCKC_EN</sub>       | EN input <sup>(5)</sup>                                     | 0.41<br>0.26 | 0.45<br>0.28 | 0.52<br>0.33 | ns, Min |
| T <sub>RCCK_REGCE</sub> /T <sub>RCKC_REGCE</sub> | CE input of output register                                 | 0.25<br>0.26 | 0.27<br>0.28 | 0.32<br>0.33 | ns, Min |
| T <sub>RCCK_SSR</sub> /T <sub>RCKC_SSR</sub>     | RST input                                                   | 0.25<br>0.26 | 0.27<br>0.28 | 0.32<br>0.33 | ns, Min |
| T <sub>RCCK_WE</sub> /T <sub>RCKC_WE</sub>       | WEN input                                                   | 0.59<br>0.26 | 0.65<br>0.28 | 0.75<br>0.33 | ns, Min |
| Maximum Frequency                                |                                                             | :            | :            | <del>'</del> |         |
| F <sub>MAX</sub>                                 | Write first and no change mode                              | 500.00       | 450.45       | 400.00       | MHz     |
| F <sub>MAX</sub>                                 | Read first mode                                             | 500.00       | 450.45       | 400.00       | MHz     |
| CLK-to-CLK                                       | Read first mode                                             | 500.00       | 450.45       | 400.00       | MHz     |

A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed "best-case," but if a "0" is listed, there is no positive hold time.

T<sub>RCKO\_DORA</sub> includes T<sub>RCKO\_DOWA</sub>, T<sub>RCKO\_DOPAR</sub>, and T<sub>RCKO\_DOPAW</sub> as well as the B port equivalent timing parameters.

T<sub>RCKO\_DOA</sub> includes T<sub>RCKO\_DOPA</sub> as well as the B port equivalent timing parameters.

T<sub>RCKO\_DI</sub> includes both A and B inputs as well as the parity inputs of A and B.

Xilinx block RAMs do not have asynchronous inputs on an enabled port address. During the time that a port is enabled, its addresses must be stable during the specified set-up time. Do not create an asynchronous input on an enabled port address.



## Table 41: FIFO Switching Characteristics

|                                            |                                                  | Sį           | Speed Grade  |              |         |
|--------------------------------------------|--------------------------------------------------|--------------|--------------|--------------|---------|
| Symbol                                     | Description                                      | -12          | -11          | -10          | Units   |
| Sequential Delays                          |                                                  |              |              |              |         |
| T <sub>FCKO_DO</sub>                       | Clock CLK to DO output <sup>(2)</sup>            | 0.72         | 0.80         | 0.92         | ns, Max |
| T <sub>FCKO_FLAGS</sub>                    | Clock CLK to FIFO flags outputs(3)               | 0.93         | 1.04         | 1.19         | ns, Max |
| T <sub>FCKO_POINTERS</sub>                 | Clock CLK to FIFO pointer outputs <sup>(4)</sup> | 1.16         | 1.29         | 1.48         | ns, Max |
| Setup and Hold Times Before Clock CLK      |                                                  |              |              |              |         |
| T <sub>FDCK_DI</sub> /T <sub>FCKD_DI</sub> | DI input <sup>(5)</sup>                          | 0.18<br>0.26 | 0.20<br>0.28 | 0.23<br>0.33 | ns, Min |
| T <sub>FCCK_EN</sub> /T <sub>FCKC_EN</sub> | Enable inputs <sup>(6)</sup>                     | 0.66<br>0.26 | 0.73<br>0.28 | 0.84<br>0.33 | ns, Min |
| Reset Delays                               |                                                  |              |              |              |         |
| T <sub>FCO_FLAGS</sub>                     | Reset RST to FLAGS <sup>(7)</sup>                | 1.32         | 1.46         | 1.68         | ns, Max |
| Maximum Frequency                          |                                                  |              |              |              |         |
| F <sub>MAX</sub>                           | FIFO in all modes                                | 500.00       | 450.45       | 400.00       | MHz     |

- A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed "best-case," but if a "0" is listed, Tecko\_poincludes parity output (Tecko\_pop).

  Tecko\_flags includes the following parameters: Tecko\_aempty, Tecko\_aempty, Tecko\_empty, Tecko\_full, Tecko\_empty, Tecko\_full, Tecko\_molern, Tecko\_wrecount.

  Tecko\_pointers includes both Tecko\_kolp.

  Tecko\_fluides parity inputs (Tecko\_kolp).

  Tecko\_fluides both WRITE and READ enable.

  Tecko\_fluides the following flags: AEMPTY AE

- T<sub>FCO\_FLAGS</sub> includes the following flags: AEMPTY, AFULL, EMPTY, FULL, RDERR, WRERR, RDCOUNT and WRCOUNT.



# **XtremeDSP™ Switching Characteristics**

Table 42: XtremeDSP Switching Characteristics

| Symbol                                                                 | Description                                                  | Speed Grade  |              |              |       |
|------------------------------------------------------------------------|--------------------------------------------------------------|--------------|--------------|--------------|-------|
|                                                                        |                                                              | -12          | -11          | -10          | Units |
| Setup and Hold of CE Pins                                              | -                                                            |              | !            |              |       |
| T <sub>DSPCCK_CE</sub> /T <sub>DSPCKC_CE</sub>                         | Setup/Hold of all CE inputs of the DSP48 slice               | 0.39<br>0.09 | 0.43<br>0.10 | 0.49<br>0.12 | ns    |
| T <sub>DSPCCK_RST</sub> /T <sub>DSPCKC_RST</sub>                       | Setup/Hold of all RST inputs of the DSP48 slice              | 0.32<br>0.09 | 0.36<br>0.10 | 0.40<br>0.12 | ns    |
| Setup and Hold Times of Data                                           |                                                              |              | '            |              |       |
| T <sub>DSPDCK_{AA, BB, CC}</sub> /<br>T <sub>DSPCKD_{AA, BB, CC}</sub> | Setup/Hold of {A, B, C} input to {A, B, C} register          | 0.25<br>0.23 | 0.28<br>0.26 | 0.32<br>0.29 | ns    |
| T <sub>DSPDCK_{AM, BM}</sub> /<br>T <sub>DSPCKD_{AM, BM}</sub>         | Setup/Hold of {A, B} input to M register                     | 1.82<br>0.00 | 2.03<br>0.00 | 2.28<br>0.00 | ns    |
| Sequential Delays                                                      |                                                              |              | '            |              |       |
| T <sub>DSPCKO_PP</sub>                                                 | Clock to out from P register to P output                     | 0.64         | 0.71         | 0.79         | ns    |
| T <sub>DSPCKO_PM</sub>                                                 | Clock to out from M register to P output                     | 2.38         | 2.65         | 2.98         | ns    |
| Combinatorial                                                          |                                                              |              |              |              |       |
| T <sub>DSPDO_{AP, BP}L</sub>                                           | {A, B} input to P output (LEGACY_MODE = MULT18X18)           | 3.53         | 3.92         | 4.41         | ns    |
| Maximum Frequency                                                      |                                                              |              | :            | <del>'</del> |       |
| F <sub>MAX</sub>                                                       | From {A, B} register to P register (LEGACY_MODE = MULT18X18) | 317.46       | 285.71       | 253.94       | MHz   |
|                                                                        | Fully Pipelined                                              | 500.00       | 450.05       | 400.00       | MHz   |



# **Configuration Switching Characteristics**

Table 43: Configuration Switching Characteristics

| Symbol                                        | Description                                                                 | Speed Grade          |                      |                      | ı               |
|-----------------------------------------------|-----------------------------------------------------------------------------|----------------------|----------------------|----------------------|-----------------|
|                                               |                                                                             | -12                  | -11                  | -10                  | Units           |
| ower-up Timing Characteristics                |                                                                             |                      |                      |                      |                 |
| T <sub>CONFIG</sub> <sup>(1,2)</sup>          | Maximum time to configure device after V <sub>CCINT</sub> has been applied. | 10                   | 10                   | 10                   | minutes         |
| T <sub>PL</sub>                               | Program Latency                                                             | 0.5                  | 0.5                  | 0.5                  | µs/frame<br>Max |
| T <sub>POR</sub>                              | Power-on-Reset                                                              | T <sub>PL</sub> + 10 | T <sub>PL</sub> + 10 | T <sub>PL</sub> + 10 | ms, Max         |
| T <sub>ICCK</sub>                             | CCLK (output) delay                                                         | 500                  | 500                  | 500                  | ns, Min         |
| T <sub>PROGRAM</sub>                          | Program Pulse Width                                                         | 300                  | 300                  | 300                  | ns, Min         |
| laster/Slave Serial Mode Prograr              | mming Switching                                                             |                      |                      |                      |                 |
| $T_{DCC}/T_{CCD}$                             | DIN Setup/Hold, slave mode                                                  | 0.5<br>1.0           | 0.5<br>1.0           | 0.5<br>1.0           | ns, Min         |
| $T_{DSCK}/T_{SCKD}$                           | DIN Setup/Hold, master mode                                                 | 0.5<br>1.0           | 0.5<br>1.0           | 0.5<br>1.0           | ns, Min         |
| T <sub>CCO</sub>                              | DOUT                                                                        | 7.5                  | 7.5                  | 7.5                  | ns, Max         |
| T <sub>CCH</sub>                              | High Time                                                                   | 2.0                  | 2.0                  | 2.0                  | ns, Min         |
| T <sub>CCL</sub>                              | Low Time                                                                    | 2.0                  | 2.0                  | 2.0                  | ns, Min         |
| F <sub>CC_SERIAL</sub>                        | Maximum Frequency, master mode with respect to nominal CCLK.                | 100                  | 100                  | 100                  | MHz, Ma         |
| F <sub>MAX_SLAVE</sub> /F <sub>MAX_ICAP</sub> | Maximum Frequency, slave mode external CCLK                                 | 100                  | 100                  | 100                  | MHz, Ma         |
| F <sub>MCCTOL</sub>                           | Frequency Tolerance, master mode with respect to nominal CCLK.              | ±50                  | ±50                  | ±50                  | %               |
| electMAP Mode Programming S                   | witching                                                                    |                      |                      |                      |                 |
| T <sub>SMDCC</sub> /T <sub>SMCCD</sub>        | SelectMAP Data Setup/Hold                                                   | 2.0<br>0.0           | 2.0<br>0.0           | 2.0<br>0.0           | ns, Min         |
| T <sub>SMCSCC</sub> /T <sub>SMCCCS</sub>      | CS_B Setup/Hold                                                             | 1.0<br>0.5           | 1.0<br>0.5           | 1.0<br>0.5           | ns, Min         |
| T <sub>SMCCW</sub> /T <sub>SMWCC</sub>        | RDWR_B Setup/Hold                                                           | 6.0<br>1.0           | 6.0<br>1.0           | 6.0<br>1.0           | ns, Min         |
| T <sub>SMCKBY</sub>                           | BUSY Propagation Delay                                                      | 8.0                  | 8.0                  | 8.0                  | ns, Max         |
| F <sub>CC_</sub> SELECTMAP                    | Maximum Frequency, master mode with respect to nominal CCLK.                | 100                  | 100                  | 100                  | MHz, Ma         |
| F <sub>MAX_SELECTMAP</sub>                    | Maximum Configuration Frequency, slave mode external CCLK                   | 100                  | 100                  | 100                  | MHz, Ma         |
| F <sub>MAX_READBACK</sub>                     | Maximum Readback Frequency                                                  | 80                   | 80                   | 80                   | MHz, Ma         |
| F <sub>MCCTOL</sub>                           | Frequency Tolerance, master mode with respect to nominal CCLK.              | ±50                  | ±50                  | ±50                  | %               |
| T <sub>SMCO</sub>                             | SelectMAP Readback Clock-to-Out                                             | 8.0                  | 8.0                  | 8.0                  | ns, Max         |
|                                               |                                                                             | -                    |                      |                      |                 |



Table 43: Configuration Switching Characteristics (Continued)

|                                                    |                                           | SI           | Speed Grade  |              |          |  |
|----------------------------------------------------|-------------------------------------------|--------------|--------------|--------------|----------|--|
| Symbol                                             | Description                               | -12          | -11          | -10          | Units    |  |
| Boundary-Scan Port Timing Specificat               | ions                                      | ;            |              |              | •        |  |
| T <sub>TAPTCK</sub>                                | TMS and TDI Setup time before TCK         | 1.0          | 1.0          | 1.0          | ns, Min  |  |
| T <sub>TCKTAP</sub>                                | TMS and TDI Hold time after TCK           | 2.0          | 2.0          | 2.0          | ns, Min  |  |
| T <sub>TCKTDO</sub>                                | TCK falling edge to TDO output valid      | 6.0          | 6.0          | 6.0          | ns, Max  |  |
| F <sub>TCK</sub>                                   | Maximum configuration TCK clock frequency | 66           | 66           | 66           | MHz, Max |  |
| F <sub>TCKB</sub>                                  | Maximum Boundary-Scan TCK clock frequency | 50           | 50           | 50           | MHz, Max |  |
| Dynamic Reconfiguration Port (DRP) for             | or DCM                                    | ·            |              |              |          |  |
| CLKIN_FREQ_DLL_HF_MS_MAX                           | Maximum frequency for DCLK                | 500          | 450          | 400          | MHz, Max |  |
| T <sub>DMCCK_DADDR</sub> /T <sub>DMCKC_DADDR</sub> | DADDR Setup/Hold time                     | 0.54<br>0.00 | 0.63<br>0.00 | 0.72<br>0.00 | ns, Max  |  |
| T <sub>DMCCK_DI</sub> /T <sub>DMCKC_DI</sub>       | DI Setup/Hold time                        | 0.54<br>0.00 | 0.63<br>0.00 | 0.72<br>0.00 | ns, Max  |  |
| T <sub>DMCCK_DEN</sub> /T <sub>DMCKC_DEN</sub>     | DEN Setup/Hold time                       | 0.58<br>0.00 | 0.58<br>0.00 | 0.58<br>0.00 | ns, Max  |  |
| T <sub>DMCCK_DWE</sub> /T <sub>DMCKC_DWE</sub>     | DWE Setup/Hold time                       | 0.58<br>0.00 | 0.58<br>0.00 | 0.58<br>0.00 | ns, Max  |  |
| T <sub>DMCKO_DO</sub>                              | CLK to out of DO <sup>(2)</sup>           | 0            | 0            | 0            | ns, Max  |  |
| T <sub>DMCKO_DRDY</sub>                            | CLK to out of DRDY                        | 0.68         | 0.80         | 0.92         | ns, Max  |  |

<sup>1.</sup> T<sub>BCCCK\_CE</sub> and T<sub>BCCKC\_CE</sub> must be satisfied to assure glitch-free operation of the global clock when switching between clocks. These parameters do not apply to the BUFGMUX\_VIRTEX4 primitive that assures glitch-free operation. The other global clock setup and hold times are optional; only needing to be satisfied if device operation requires simulation matches on a cycle-for-cycle basis when switching between clocks.

<sup>2.</sup> DO holds until the next DRP operation.



# **Clock Buffers and Networks**

Table 44: Global Clock Switching Characteristics (Including BUFGCTRL)

|                                                             |                    | Speed Grade  |              | de           |       |
|-------------------------------------------------------------|--------------------|--------------|--------------|--------------|-------|
| Symbol                                                      | Description        | -12          | -11          | -10          | Units |
| T <sub>BCCCK_CE</sub> /T <sub>BCCKC_CE</sub> <sup>(1)</sup> | CE pins Setup/Hold | 0.27<br>0.00 | 0.31<br>0.00 | 0.35<br>0.00 | ns    |
| T <sub>BCCCK_S</sub> /T <sub>BCCKC_S</sub> <sup>(1)</sup>   | S pins Setup/Hold  | 0.27<br>0.00 | 0.31<br>0.00 | 0.35<br>0.00 | ns    |
| T <sub>BCCKO_O</sub>                                        | BUFGCTRL delay     | 0.70         | 0.77         | 0.90         | ns    |
| Maximum Frequency                                           |                    |              |              |              |       |
| F <sub>MAX</sub>                                            | Global clock tree  | 500          | 450          | 400          | MHz   |

## Notes:

# **DCM and PMCD Switching Characteristics**

Table 45: Operating Frequency Ranges for DCM in Maximum Speed (MS) Mode

|                                     |                                                   | S            | peed Gra | de  |       |
|-------------------------------------|---------------------------------------------------|--------------|----------|-----|-------|
| Symbol                              | Description                                       | -12          | -11      | -10 | Units |
| Outputs Clocks (Low Frequency Mode) |                                                   | <u> </u>     | 1        |     | •     |
| CLKOUT_FREQ_1X_LF_MS_MIN            | CLK0, CLK90, CLK180, CLK270                       | 32           | 32       | 32  | MHz   |
| CLKOUT_FREQ_1X_LF_MS_MAX            |                                                   | 150          | 150      | 150 | MHz   |
| CLKOUT_FREQ_2X_LF_MS_MIN            | CLK2X, CLK2X180                                   | 64           | 64       | 64  | MHz   |
| CLKOUT_FREQ_2X_LF_MS_MAX            |                                                   | 300          | 300      | 300 | MHz   |
| CLKOUT_FREQ_DV_LF_MS_MIN            | CLKDV                                             | 2            | 2        | 2   | MHz   |
| CLKOUT_FREQ_DV_LF_MS_MAX            |                                                   | 100          | 100      | 100 | MHz   |
| CLKOUT_FREQ_FX_LF_MS_MIN            | CLKFX, CLKFX180                                   | 32           | 32       | 32  | MHz   |
| CLKOUT_FREQ_FX_LF_MS_MAX            |                                                   | 210          | 210      | 210 | MHz   |
| Input Clocks (Low Frequency Mode)   |                                                   |              |          | '   | '     |
| CLKIN_FREQ_DLL_LF_MS_MIN            | CLKIN (using DLL outputs)(1,3,4,5,6)              | 32           | 32       | 32  | MHz   |
| CLKIN_FREQ_DLL_LF_MS_MAX            | CERTIN (using DEL outputs)(1)3, 1,535             | 150          | 150      | 150 | MHz   |
| CLKIN_FREQ_FX_LF_MS_MIN             | CLKIN (using DFS outputs only) <sup>(2,3,4)</sup> | 1            | 1        | 1   | MHz   |
| CLKIN_FREQ_FX_LF_MS_MAX             | CERTIN (using DF3 outputs only)(=,5,7)            | 210          | 210      | 210 | MHz   |
| PSCLK_FREQ_LF_MS_MIN                | PSCLK                                             | 1            | 1        | 1   | KHz   |
| PSCLK_FREQ_LF_MS_MAX                | PSOLK                                             | 500          | 450      | 400 | MHz   |
| Outputs Clocks (High Frequency Mode | )                                                 | <del>!</del> |          | •   | •     |
| CLKOUT_FREQ_1X_HF_MS_MIN            | CLKO CLKOO CLK100 CLK070                          | 150          | 150      | 150 | MHz   |
| CLKOUT_FREQ_1X_HF_MS_MAX            | CLK0, CLK90, CLK180, CLK270                       | 500          | 450      | 400 | MHz   |
| CLKOUT_FREQ_2X_HF_MS_MIN            | CLKOV CLKOV100                                    | 300          | 300      | 300 | MHz   |
| CLKOUT_FREQ_2X_HF_MS_MAX            | CLK2X, CLK2X180                                   | 500          | 450      | 400 | MHz   |
| CLKOUT_FREQ_DV_HF_MS_MIN            | CLKDV                                             | 9.4          | 9.4      | 9.4 | MHz   |
| CLKOUT_FREQ_DV_HF_MS_MAX            | CLKDV                                             | 333          | 300      | 267 | MHz   |

T<sub>BCCCK\_CE</sub> and T<sub>BCCKC\_CE</sub> must be satisfied to assure glitch-free operation of the global clock when switching between clocks. These parameters
do not apply to the BUFGMUX\_VIRTEX4 primitive that assures glitch-free operation. The other global clock setup and hold times are optional; only
needing to be satisfied if device operation requires simulation matches on a cycle-for-cycle basis when switching between clocks.



Table 45: Operating Frequency Ranges for DCM in Maximum Speed (MS) Mode (Continued)

|                                         |                                                     | Speed Grade |     | Speed | de    |  |  |  |
|-----------------------------------------|-----------------------------------------------------|-------------|-----|-------|-------|--|--|--|
| Symbol                                  | Description                                         | -12         | -11 | -10   | Units |  |  |  |
| CLKOUT_FREQ_FX_HF_MS_MIN                | CLKFX, CLKFX180                                     | 210         | 210 | 210   | MHz   |  |  |  |
| CLKOUT_FREQ_FX_HF_MS_MAX                | CLRFA, CLRFA160                                     | 350         | 315 | 300   | MHz   |  |  |  |
| Input Clocks (High Frequency Mode)      | Input Clocks (High Frequency Mode)                  |             |     |       |       |  |  |  |
| CLKIN_FREQ_DLL_HF_MS_MIN <sup>(6)</sup> | CLKIN (using DLL outputs only) <sup>(1,3,4,5)</sup> | 150         | 150 | 150   | MHz   |  |  |  |
| CLKIN_FREQ_DLL_HF_MS_MAX                | CERTIN (using DEE outputs only)(1951357             | 500         | 450 | 400   | MHz   |  |  |  |
| CLKIN_FREQ_FX_HF_MS_MIN                 | CLKIN (using DFS outputs) <sup>(2,3,4)</sup>        | 50          | 50  | 50    | MHz   |  |  |  |
| CLKIN_FREQ_FX_HF_MS_MAX <sup>(6)</sup>  | CERTIN (using DF3 outputs)(=,=,=,                   | 350         | 315 | 300   | MHz   |  |  |  |
| PSCLK_FREQ_HF_MS_MIN                    | PSCLK                                               | 1           | 1   | 1     | KHz   |  |  |  |
| PSCLK_FREQ_HF_MS_MAX                    | FOOLN                                               | 500         | 450 | 400   | MHz   |  |  |  |

- 1. DLL outputs are used in these instances to describe the outputs: CLK0, CLK90, CLK180, CLK270, CLK2X, CLK2X180, and CLKDV.
- 2. DFS outputs are used in these instances to describe the outputs: CLKFX and CLKFX180.
- 3. When using the DCMs CLKIN\_DIVIDE\_BY\_2 attribute these values should be doubled.
- 4. When using a CLKIN frequency > 400 MHz and the DCMs CLKIN\_DIVIDE\_BY\_2 attribute, the CLKIN duty cycle must be within ±5% (45/55 to 55/45).
- 5. The DCM must be reset if the clock input clock stops for more than 100 ms.
- 6. These values also apply when using both DLL and DFS outputs.

Table 46: Operating Frequency Ranges for DCM in Maximum Range (MR) Mode

|                                     |                                                   | S      | de     |        |       |
|-------------------------------------|---------------------------------------------------|--------|--------|--------|-------|
| Symbol                              | Description                                       | -12    | -11    | -10    | Units |
| Outputs Clocks (Low Frequency Mode) |                                                   |        |        |        |       |
| CLKOUT_FREQ_1X_LF_MR_MIN            | CLK0, CLK90, CLK180, CLK270                       | 19     | 19     | 19     | MHz   |
| CLKOUT_FREQ_1X_LF_MR_MAX            | CERO, CERSO, CERTOO, CER270                       | 40     | 36     | 32     | MHz   |
| CLKOUT_FREQ_2X_LF_MR_MIN            | CLKOV CLKOV100                                    | 38     | 38     | 38     | MHz   |
| CLKOUT_FREQ_2X_LF_MR_MAX            | CLK2X, CLK2X180                                   | 80     | 72     | 64     | MHz   |
| CLKOUT_FREQ_DV_LF_MR_MIN            | CLKDV                                             | 1.2    | 1.2    | 1.2    | MHz   |
| CLKOUT_FREQ_DV_LF_MR_MAX            | CLNDV                                             | 26.7   | 24     | 21.3   | MHz   |
| CLKOUT_FREQ_FX_LF_MR_MIN            | CLKFX, CLKFX180                                   | 19     | 19     | 19     | MHz   |
| CLKOUT_FREQ_FX_LF_MR_MAX            | CLAFA, CLAFA160                                   | 40     | 36     | 32     | MHz   |
| Input Clocks (Low Frequency Mode)   |                                                   |        |        |        |       |
| CLKIN_FREQ_DLL_LF_MR_MIN            | CLKIN (using DLL outputs)(1,3,4,5,6)              | 19     | 19     | 19     | MHz   |
| CLKIN_FREQ_DLL_LF_MR_MAX            | OLIVIN (using DLE outputs)                        | 40     | 36     | 32     | MHz   |
| CLKIN_FREQ_FX_LF_MR_MIN             | CLKIN (using DFS outputs only) <sup>(2,3,4)</sup> | 1      | 1      | 1      | MHz   |
| CLKIN_FREQ_FX_LF_MR_MAX             | CERTIN (using DF3 outputs only)(2,0,1)            | 35     | 32     | 28     | MHz   |
| PSCLK_FREQ_LF_MR_MIN                | PSCLK                                             | 1      | 1      | 1      | KHz   |
| PSCLK_FREQ_LF_MR_MAX                | 1 JOLIN                                           | 262.50 | 236.30 | 210.00 | MHz   |

- 1. DLL Outputs are used in these instances to describe the outputs: CLK0, CLK90, CLK180, CLK270, CLK2X, CLK2X180, and CLKDV.
- DFS Outputs are used in these instances to describe the outputs: CLKFX and CLKFX180.
- 3. When using the DCMs CLKIN\_DIVIDE\_BY\_2 attribute these values should be doubled.
- 4. When using a CLKIN frequency > 400 MHz and the DCMs CLKIN\_DIVIDE\_BY\_2 attribute, the CLKIN duty cycle must be within ±5% (45/55 to 55/45).
- 5. The DCM must be reset if the clock input clock stops for more than 100 ms.
- 6. These values also apply when using both DLL and DFS outputs.



Table 47: Input Clock Tolerances

| Symbol                                            | Description                      | Frequency<br>Range |                      | Value   | Units |
|---------------------------------------------------|----------------------------------|--------------------|----------------------|---------|-------|
| Duty Cycle Input Tolerance (in %)                 |                                  |                    |                      |         |       |
| CLKIN_PSCLK_PULSE_RANGE_1                         | PSCLK only                       | < 1                | MHz                  | 25 - 75 | %     |
| CLKIN_PSCLK_PULSE_RANGE_1_50                      |                                  | 1 – 50             | MHz <sup>(1)</sup>   | 25 - 75 | %     |
| CLKIN_PSCLK_PULSE_RANGE_50_100                    |                                  | 50 – 100           | ) MHz <sup>(1)</sup> | 30 - 70 | %     |
| CLKIN_PSCLK_PULSE_RANGE_100_200                   | PSCLK and CLKIN                  | 100 – 20           | 0 MHz <sup>(1)</sup> | 40 - 60 | %     |
| CLKIN_PSCLK_PULSE_RANGE_200_400                   |                                  | 200 – 40           | 0 MHz <sup>(1)</sup> | 45 - 55 | %     |
| CLKIN_PSCLK_PULSE_RANGE_400                       |                                  | > 400              | ) MHz                | 45 - 55 | %     |
|                                                   |                                  | Speed Grade        |                      |         |       |
|                                                   |                                  | -12                | -11                  | -10     |       |
| Input Clock Cycle-Cycle Jitter (Low Frequency Mo  | ode)                             |                    |                      |         |       |
| CLKIN_CYC_JITT_DLL_LF                             | CLKIN (using DLL outputs)(2,5,6) | ±300               | ±300                 | ±345    | ps    |
| CLKIN_CYC_JITT_FX_LF                              | CLKIN (using DFS outputs)(3)     | ±300               | ±300                 | ±345    | ps    |
| Input Clock Cycle-Cycle Jitter (High Frequency Me | ode)                             |                    |                      |         |       |
| CLKIN_CYC_JITT_DLL_HF                             | CLKIN (using DLL outputs)(2,5,6) | ±150               | ±150                 | ±173    | ps    |
| CLKIN_CYC_JITT_FX_HF                              | CLKIN (using DFS outputs)(3)     | ±150               | ±150                 | ±173    | ps    |
| Input Clock Period Jitter (Low Frequency Mode)    |                                  |                    |                      |         |       |
| CLKIN_PER_JITT_DLL_LF                             | CLKIN (using DLL outputs)(2,5,6) | ±1.0               | ±1.0                 | ±1.15   | ns    |
| CLKIN_PER_JITT_FX_LF                              | CLKIN (using DFS outputs)(3)     | ±1.0               | ±1.0                 | ±1.15   | ns    |
| Input Clock Period Jitter (High Frequency Mode)   |                                  |                    |                      |         |       |
| CLKIN_PER_JITT_DLL_HF                             | CLKIN (using DLL outputs)(2,5,6) | ±1.0               | ±1.0                 | ±1.15   | ns    |
| CLKIN_PER_JITT_FX_HF                              | CLKIN (using DFS outputs)(3)     | ±1.0               | ±1.0                 | ±1.15   | ns    |
| Feedback Clock Path Delay Variation               |                                  |                    |                      |         |       |
| CLKFB_DELAY_VAR_EXT                               | CLKFB off-chip feedback          | ±1.0               | ±1.0                 | ±1.15   | ns    |

- For boundary frequencies, use the more restrictive specifications.
- DLL Outputs are used in these instances to describe the outputs: CLK0, CLK90, CLK180, CLK270, CLK2X, CLK2X180, and CLKDV.
- DFS Outputs are used in these instances to describe the outputs: CLKFX and CLKFX180. If both DLL and DFS outputs are used, follow the more restrictive specifications. 3.
- The DCM must be reset if the clock input clock stops for more than 100 ms.
- These values also apply when using both DLL and DFS outputs.



# **Output Clock Jitter**

Table 48: Output Clock Jitter

|                               |                     |             | Speed Grade |          | de       |       |
|-------------------------------|---------------------|-------------|-------------|----------|----------|-------|
| Description                   | Symbol              | Constraints | -12         | -11      | -10      | Units |
| Clock Synthesis Period Jitter |                     |             |             |          |          |       |
| CLK0                          | CLKOUT_PER_JITT_0   |             | ±100        | ±100     | ±100     | ps    |
| CLK90                         | CLKOUT_PER_JITT_90  |             | ±150        | ±150     | ±150     | ps    |
| CLK180                        | CLKOUT_PER_JITT_180 |             | ±150        | ±150     | ±150     | ps    |
| CLK270                        | CLKOUT_PER_JITT_270 |             | ±150        | ±150     | ±150     | ps    |
| CLK2X, CLK2X180               | CLKOUT_PER_JITT_2X  |             | ±200        | ±200     | ±200     | ps    |
| CLKDV (integer division)      | CLKOUT_PER_JITT_DV1 |             | ±150        | ±150     | ±150     | ps    |
| CLKDV (non-integer division)  | CLKOUT_PER_JITT_DV2 |             | ±300        | ±300     | ±300     | ps    |
| CLKFX, CLKFX180               | CLKOUT_PER_JITT_FX  |             | Note (2)    | Note (2) | Note (2) | ps    |

#### Notes:

- 1. PMCD outputs are not included in this table because they do not introduce jitter.
- 2. Values for this parameter are available from the architecture wizard.

# **Output Clock Phase Alignment**

Table 49: Output Clock Phase Alignment

|                            |                                     |             | Speed Grade |      | de   |       |
|----------------------------|-------------------------------------|-------------|-------------|------|------|-------|
| Description                | Symbol                              | Constraints | -12         | -11  | -10  | Units |
| Phase Offset Between CLKIN | and CLKFB                           |             |             |      |      |       |
| CLKIN/CLKFB                | CLKIN_CLKFB_PHASE                   |             | ±120        | ±120 | ±120 | ps    |
| Phase Offset Between Any D | CM Outputs                          |             |             |      |      |       |
| All CLK outputs            | CLKOUT_PHASE                        |             | ±140        | ±140 | ±140 | ps    |
| Duty Cycle Precision       |                                     |             |             |      |      |       |
| DLL outputs <sup>(1)</sup> | CLKOUT_DUTY_CYCLE_DLL(3,4)          |             | ±150        | ±150 | ±150 | ps    |
| DFS outputs <sup>(2)</sup> | CLKOUT_DUTY_CYCLE_FX <sup>(4)</sup> |             | ±200        | ±200 | ±200 | ps    |

- 1. DLL Outputs are used in these instances to describe the outputs: CLK0, CLK90, CLK180, CLK270, CLK2X, CLK2X180, and CLKDV.
- 2. DFS Outputs are used in these instances to describe the outputs: CLKFX and CLKFX180.
- 3. CLKOUT\_DUTY\_CYCLE\_DLL applies to the 1X clock outputs (CLK0, CLK90, CLK180, and CLK270) only if DUTY\_CYCLE\_CORRECTION=TRUE.
- 4. The measured value includes the duty cycle distortion of the global clock tree.



Table 50: Miscellaneous Timing Parameters

|                               |                                                                       | Sı   | oeed Gra | de   |       |
|-------------------------------|-----------------------------------------------------------------------|------|----------|------|-------|
| Symbol                        | Description                                                           | -12  | -11      | -10  | Units |
| Time Required to Achieve LOCK |                                                                       |      | '        | l    |       |
| T_LOCK_DLL_240                | DLL output – Frequency range > 240 MHz (2)                            | 20   | 20       | 20   | μs    |
| T_LOCK_DLL_120_240            | DLL output – Frequency range 120 - 240 MHz (1,2)                      | 63   | 63       | 63   | μs    |
| T_LOCK_DLL_60_120             | DLL output – Frequency range 60 - 120 MHz (1,2)                       | 225  | 225      | 225  | μs    |
| T_LOCK_DLL_50_60              | DLL output – Frequency range 50 - 60 MHz <sup>(1,2)</sup>             | 325  | 325      | 325  | μs    |
| T_LOCK_DLL_40_50              | DLL output – Frequency range 40 - 50 MHz (1,2)                        | 500  | 500      | 500  | μs    |
| T_LOCK_DLL_30_40              | DLL output – Frequency range 30 - 40 MHz (1,2)                        | 900  | 900      | 900  | μs    |
| T_LOCK_DLL_24_30              | DLL output – Frequency range 24 - 30 MHz <sup>(1,2)</sup>             | 1250 | 1250     | 1250 | μs    |
| T_LOCK_DLL_30                 | DLL output – Frequency range < 30 MHz (2)                             | 1250 | 1250     | 1250 | μs    |
| T_LOCK_FX_MAX                 | DFS outputs <sup>(3)</sup>                                            | 10   | 10       | 10   | ms    |
| T_LOCK_DLL_FINE_SHIFT         | Multiplication factor for DLL lock time with Fine Shift               | 2    | 2        | 2    |       |
| Fine Phase Shifting           |                                                                       |      | •        | •    | *     |
| FINE_SHIFT_RANGE_MS           | Absolute shifting range in maximum speed mode                         | 7    | 7        | 7    | ns    |
| FINE_SHIFT_RANGE_MR           | Absolute shifting range in maximum range mode                         | 10   | 10       | 10   | ns    |
| Delay Lines                   |                                                                       |      |          |      |       |
| DCM_TAP_MS_MIN                | Tap delay resolution (Min) in maximum speed mode                      | 5    | 5        | 5    | ps    |
| DCM_TAP_MS_MAX                | Tap delay resolution (Max) in maximum speed mode                      | 40   | 40       | 40   | ps    |
| DCM_TAP_MR_MIN                | Tap delay resolution (Min) in maximum range mode                      | 10   | 10       | 10   | ps    |
| DCM_TAP_MR_MAX                | Tap delay resolution (Max) in maximum range mode                      | 60   | 60       | 60   | ps    |
| Input Signal Requirements     |                                                                       |      | •        |      |       |
| DOM DECET(4)                  | Minimum duration that RST must be held asserted                       | 200  | 200      | 200  | ms    |
| DCM_RESET <sup>(4)</sup>      | Maximum duration that RST can be held asserted <sup>(5)</sup>         | 10   | 10       | 10   | sec   |
| DCM_INPUT_CLOCK_STOP          | Maximum duration that CLKIN and CLKFB can be stopped <sup>(6,7)</sup> | 100  | 100      | 100  | ms    |

- 1. For boundary frequencies, choose the higher delay.
- 2. DLL Outputs are used in these instances to describe the outputs: CLK0, CLK90, CLK180, CLK270, CLK2X, CLK2X180, and CLKDV.
- 3. DFS Outputs are used in these instances to describe the outputs: CLKFX and CLKFX180.
- 4. CLKIN must be present and stable during the DCM\_RESET.
- This only applies to production step 1 LX and SX devices. For these devices, use the design solutions described in Answer Record 21127 for support of longer reset durations. Production step 2 LX and SX devices and all production FX devices do not have this requirement.
   For production step 1 LX and SX devices, use the design solutions described in Answer Record 21127 for support of longer durations of stopped
- For production step 1 LX and SX devices, use the design solutions described in Answer Record 21127 for support of longer durations of stopped clocks. For production step 2 LX and SX devices and all production FX devices, the ISE software automatically inserts a small macro to support longer durations of stopped clocks.
- 7. For all stepping levels, once the input clock is toggling again and stable after being stopped, DCM must be reset.



# Table 51: Frequency Synthesis

| Attribute      | Min | Max |
|----------------|-----|-----|
| CLKFX_MULTIPLY | 2   | 32  |
| CLKFX_DIVIDE   | 1   | 32  |

# Table 52: DCM Switching Characteristics

| Symbol                                                   | Description            | Sı           | Units        |              |       |
|----------------------------------------------------------|------------------------|--------------|--------------|--------------|-------|
|                                                          | Description            | -12          | -11          | -10          | Units |
| T <sub>DMCCK_PSEN</sub> /T <sub>DMCKC_PSEN</sub>         | PSEN Setup/Hold        | 0.93<br>0.00 | 0.93<br>0.00 | 1.07<br>0.00 | ns    |
| T <sub>DMCCK_PSINCDEC</sub> /T <sub>DMCKC_PSINCDEC</sub> | PSINCDEC Setup/Hold    | 0.93<br>0.00 | 0.93<br>0.00 | 1.07<br>0.00 | ns    |
| T <sub>DMCKO_PSDONE</sub>                                | Clock to out of PSDONE | 0.60         | 0.60         | 0.69         | ns    |

# Table 53: PMCD Switching Characteristic

| Symbol                                           | Description                                         | Speed Grade  |              |              | - Units |
|--------------------------------------------------|-----------------------------------------------------|--------------|--------------|--------------|---------|
| Symbol                                           | Description                                         | -12          | -11          | -10          | Ullita  |
| T <sub>PMCCCK_REL</sub> /T <sub>PMCCKC_REL</sub> | REL Setup/Hold for all outputs                      | 0.60<br>0.00 | 0.60<br>0.00 | 0.60<br>0.00 | ns      |
| T <sub>PMCCO_CLK{A1,B,C,D}</sub>                 | RST assertion to clock output deassertion           | 4.00         | 4.00         | 4.50         | ns      |
| T <sub>PMCCKO_CLK{A1,B,C,D}</sub>                | Max clock propagation delay of PMCD for all outputs | 4.60         | 4.60         | 5.20         | ns      |
| PMCD_CLK_SKEW                                    | Max phase between all outputs assuming all inputs   | ±150         | ±150         | ±150         | ps      |
| CLKIN_FREQ_PMCD_CLKA_MAX(1)                      | Max input/output frequency                          | 500          | 450          | 400          | MHz     |
| CLKIN_PSCLK_PULSE_RANGE                          | Max duty cycle input tolerance (same as DCM)        | Note (2)     |              |              |         |
| PMCD_REL_HIGH_PULSE_MIN                          | Min pulse width for REL                             | 1.11         | 1.11         | 1.25         | ns      |
| PMCD_RST_HIGH_PULSE_MIN                          | Min pulse width for RST                             | 1.11         | 1.11         | 1.25         | ns      |

- There is no minimum frequency for PMCD.

  Refer to Table 47 parameter: CLKIN\_PSCLK\_PULSE\_RANGE.



# **System-Synchronous Switching Characteristics**

# Virtex-4 FPGA Pin-to-Pin Output Parameter Guidelines

All devices are 100% functionally tested. The representative values for typical pin locations and normal clock loading are listed in Table 54. Values are expressed in nanoseconds unless otherwise noted.

Table 54: Global Clock Input to Output Delay for LVCMOS25 Standard, 12 mA, Fast Slew Rate, with DCM

| Cumb al               | Description                                       | Davies                   | Speed Grade |      |      | I linita |
|-----------------------|---------------------------------------------------|--------------------------|-------------|------|------|----------|
| Symbol                | Description                                       | Device                   | -12         | -11  | -10  | Units    |
| LVCMOS25 Global       | Clock Input to Output Delay using Output Flip-Flo | pp, 12mA, Fast Slew Rate | e, with DCN | Л.   |      |          |
| T <sub>ICKOFDCM</sub> | Global Clock and OFF with DCM                     | XC4VLX15                 | 2.43        | 2.81 | 3.25 | ns       |
|                       |                                                   | XC4VLX25                 | 2.60        | 2.95 | 3.36 | ns       |
|                       |                                                   | XC4VLX40                 | 2.54        | 2.91 | 3.32 | ns       |
|                       |                                                   | XC4VLX60                 | 2.69        | 3.05 | 3.45 | ns       |
|                       |                                                   | XC4VLX80                 | 2.88        | 3.27 | 3.72 | ns       |
|                       |                                                   | XC4VLX100                | 2.94        | 3.33 | 3.79 | ns       |
|                       |                                                   | XC4VLX160                | 2.94        | 3.35 | 3.82 | ns       |
|                       |                                                   | XC4VLX200                | N/A         | 3.51 | 4.02 | ns       |
|                       |                                                   | XC4VSX25                 | 2.65        | 2.99 | 3.39 | ns       |
|                       |                                                   | XC4VSX35                 | 2.81        | 3.18 | 3.60 | ns       |
|                       |                                                   | XC4VSX55                 | 2.83        | 3.20 | 3.62 | ns       |
|                       |                                                   | XC4VFX12                 | 2.43        | 2.78 | 3.18 | ns       |
|                       |                                                   | XC4VFX20                 | 2.54        | 2.88 | 3.26 | ns       |
|                       |                                                   | XC4VFX40                 | 2.87        | 3.25 | 3.67 | ns       |
|                       |                                                   | XC4VFX60                 | 2.92        | 3.31 | 3.77 | ns       |
|                       |                                                   | XC4VFX100                | 3.16        | 3.58 | 4.06 | ns       |
|                       |                                                   | XC4VFX140                | N/A         | 3.79 | 4.30 | ns       |

Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net.

<sup>2.</sup> DCM output jitter is already included in the timing calculation.



Table 55: Global Clock Input to Output Delay for LVCMOS25 Standard, 12 mA, Fast Slew Rate, without DCM

| Symbol             | Symbol Description Device                              | S                   | peed Gra   | de   | Unito |       |
|--------------------|--------------------------------------------------------|---------------------|------------|------|-------|-------|
| Symbol             |                                                        | Device              | -12        | -11  | -10   | Units |
| LVCMOS25 Global C  | Clock Input to Output Delay using Output Flip-Flop, 12 | 2 mA, Fast Slew Rat | e, without | DCM. |       |       |
| T <sub>ICKOF</sub> | Global Clock and OFF without DCM                       | XC4VLX15            | 6.42       | 7.22 | 8.14  | ns    |
|                    |                                                        | XC4VLX25            | 6.50       | 7.32 | 8.25  | ns    |
|                    |                                                        | XC4VLX40            | 6.70       | 7.54 | 8.50  | ns    |
|                    |                                                        | XC4VLX60            | 6.86       | 7.72 | 8.70  | ns    |
|                    |                                                        | XC4VLX80            | 6.98       | 7.85 | 8.85  | ns    |
|                    |                                                        | XC4VLX100           | 7.23       | 8.15 | 9.18  | ns    |
|                    |                                                        | XC4VLX160           | 7.46       | 8.40 | 9.46  | ns    |
|                    |                                                        | XC4VLX200           | N/A        | 8.79 | 9.88  | ns    |
|                    |                                                        | XC4VSX25            | 6.69       | 7.52 | 8.47  | ns    |
|                    |                                                        | XC4VSX35            | 6.75       | 7.59 | 8.56  | ns    |
|                    |                                                        | XC4VSX55            | 7.10       | 7.99 | 9.00  | ns    |
|                    |                                                        | XC4VFX12            | 6.41       | 7.21 | 8.13  | ns    |
|                    |                                                        | XC4VFX20            | 6.60       | 7.42 | 8.37  | ns    |
|                    |                                                        | XC4VFX40            | 6.97       | 7.84 | 8.83  | ns    |
|                    |                                                        | XC4VFX60            | 6.98       | 7.86 | 8.85  | ns    |
|                    |                                                        | XC4VFX100           | 7.46       | 8.40 | 9.45  | ns    |
|                    |                                                        | XC4VFX140           | N/A        | 8.80 | 9.90  | ns    |

Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net.



# Virtex-4 FPGA Pin-to-Pin Input Parameter Guidelines

All devices are 100% functionally tested. The representative values for typical pin locations and normal clock loading are listed in Table 56. Values are expressed in nanoseconds unless otherwise noted.

Table 56: Global Clock Setup and Hold for LVCMOS25 Standard, with DCM

| Symbol                                 | pol Description Device                                |                               | Sı            | peed Gra      | de            | Linita |
|----------------------------------------|-------------------------------------------------------|-------------------------------|---------------|---------------|---------------|--------|
| Symbol                                 | Description                                           | Device                        | -12           | -11           | -10           | Units  |
| Input Setup and Hold                   | Time Relative to Global Clock Input Signal for LVCM   | OS25 Standard. <sup>(1)</sup> |               |               |               |        |
| T <sub>PSDCM</sub> /T <sub>PHDCM</sub> | No Delay Global Clock and IFF <sup>(2)</sup> with DCM | XC4VLX15                      | 1.35<br>-0.72 | 1.52<br>-0.67 | 1.54<br>-0.62 | ns     |
|                                        |                                                       | XC4VLX25                      | 1.28<br>-0.58 | 1.50<br>-0.57 | 1.58<br>-0.55 | ns     |
|                                        |                                                       | XC4VLX40                      | 1.25<br>-0.55 | 1.44<br>-0.50 | 1.50<br>-0.46 | ns     |
|                                        |                                                       | XC4VLX60                      | 1.25<br>-0.43 | 1.47<br>-0.40 | 1.55<br>-0.36 | ns     |
|                                        |                                                       | XC4VLX80                      | 1.22<br>-0.26 | 1.42<br>-0.21 | 1.49<br>-0.15 | ns     |
|                                        |                                                       | XC4VLX100                     | 1.27<br>-0.20 | 1.48<br>-0.14 | 1.56<br>-0.08 | ns     |
|                                        |                                                       | XC4VLX160                     | 1.54<br>-0.20 | 1.79<br>-0.13 | 1.89<br>-0.05 | ns     |
|                                        |                                                       | XC4VLX200                     | N/A           | 1.90<br>0.03  | 2.00<br>0.15  | ns     |
|                                        | XC4VSX                                                | XC4VSX25                      | 1.25<br>-0.50 | 1.47<br>-0.48 | 1.55<br>-0.48 | ns     |
|                                        |                                                       | XC4VSX35                      | 1.21<br>-0.41 | 1.43<br>-0.38 | 1.50<br>-0.34 | ns     |
|                                        |                                                       | XC4VSX55                      | 1.25<br>-0.23 | 1.47<br>-0.18 | 1.55<br>-0.13 | ns     |
|                                        |                                                       | XC4VFX12                      | 1.35<br>-0.71 | 1.55<br>-0.69 | 1.61<br>-0.69 | ns     |
|                                        |                                                       | XC4VFX20                      | 1.25<br>-0.52 | 1.48<br>-0.51 | 1.56<br>-0.51 | ns     |
|                                        |                                                       | XC4VFX40                      | 1.23<br>-0.18 | 1.45<br>-0.13 | 1.52<br>-0.08 | ns     |
|                                        |                                                       | XC4VFX60                      | 1.17<br>-0.06 | 1.37<br>0.01  | 1.44<br>0.09  | ns     |
|                                        |                                                       | XC4VFX100                     | 1.21<br>0.11  | 1.42<br>0.20  | 1.49<br>0.31  | ns     |
|                                        |                                                       | XC4VFX140                     | N/A           | 1.68<br>0.21  | 1.76<br>0.31  | ns     |

<sup>1.</sup> Setup time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured relative to the Global Clock input signal with the slowest route and heaviest load.

These measurements include: CLK0 DCM jitter IFF = Input Flip-Flop or Latch

<sup>3.</sup> Use IBIS to determine any duty-cycle distortion incurred using various standards.



Table 57: Global Clock Setup and Hold for LVCMOS25 Standard, with DCM in Source-Synchronous Mode

|                                                |                                                                                                                                                            |           | SI            | peed Gra      | de            |       |
|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------|---------------|---------------|-------|
| Symbol                                         | Description                                                                                                                                                | Device    | -12           | -11           | -10           | Units |
| situations where cloc                          | Setup and Hold Times Relative to a Forwarded Clock ck and data inputs conform to different standards, adjuding Characteristics <sup>(1,2)</sup> , page 19. |           |               |               |               |       |
| T <sub>PSDCM_0</sub> /<br>T <sub>PHDCM_0</sub> | No Delay Global Clock and IFF <sup>(2)</sup> with DCM in Source-Synchronous Mode                                                                           | XC4VLX15  | -0.33<br>0.73 | -0.33<br>0.88 | -0.33<br>1.03 | ns    |
|                                                |                                                                                                                                                            | XC4VLX25  | -0.29<br>0.86 | -0.29<br>0.97 | -0.29<br>1.09 | ns    |
|                                                |                                                                                                                                                            | XC4VLX40  | -0.37<br>0.90 | -0.37<br>1.04 | -0.37<br>1.19 | ns    |
|                                                |                                                                                                                                                            | XC4VLX60  | -0.32<br>1.02 | -0.32<br>1.15 | -0.32<br>1.29 | ns    |
|                                                |                                                                                                                                                            | XC4VLX80  | -0.38<br>1.18 | -0.38<br>1.34 | -0.38<br>1.50 | ns    |
|                                                |                                                                                                                                                            | XC4VLX100 | -0.31<br>1.24 | -0.31<br>1.41 | -0.31<br>1.57 | ns    |
|                                                |                                                                                                                                                            | XC4VLX160 | -0.31<br>1.50 | -0.31<br>1.69 | -0.31<br>1.89 | ns    |
|                                                |                                                                                                                                                            | XC4VLX200 | N/A           | -0.31<br>1.97 | -0.31<br>2.19 | ns    |
|                                                |                                                                                                                                                            | XC4VSX25  | -0.32<br>0.95 | -0.32<br>1.07 | -0.32<br>1.17 | ns    |
|                                                |                                                                                                                                                            | XC4VSX35  | -0.37<br>1.04 | -0.37<br>1.17 | -0.37<br>1.31 | ns    |
|                                                |                                                                                                                                                            | XC4VSX55  | -0.32<br>1.22 | -0.32<br>1.36 | -0.32<br>1.52 | ns    |
|                                                |                                                                                                                                                            | XC4VFX12  | -0.26<br>0.73 | -0.26<br>0.86 | -0.26<br>0.96 | ns    |
|                                                |                                                                                                                                                            | XC4VFX20  | -0.31<br>0.92 | -0.31<br>1.03 | -0.31<br>1.14 | ns    |
|                                                |                                                                                                                                                            | XC4VFX40  | -0.35<br>1.26 | -0.35<br>1.41 | -0.35<br>156  | ns    |
|                                                |                                                                                                                                                            | XC4VFX60  | -0.43<br>1.39 | -0.43<br>1.56 | -0.43<br>1.74 | ns    |
|                                                |                                                                                                                                                            | XC4VFX100 | -0.38<br>1.55 | -0.38<br>1.75 | -0.38<br>1.96 | ns    |
|                                                |                                                                                                                                                            | XC4VFX140 | N/A           | -0.44<br>2.03 | -0.44<br>2.25 | ns    |

The timing values were measured using the fine-phase adjustment feature of the DCM. These measurements include CLK0 DCM jitter. Package skew is not included in these measurements.

<sup>2.</sup> IFF = Input Flip-Flop



Table 58: Global Clock Setup and Hold for LVCMOS25 Standard, without DCM

| Symbol                               | Description                                                   | Device             | Speed Grade   |               |               | Units |
|--------------------------------------|---------------------------------------------------------------|--------------------|---------------|---------------|---------------|-------|
| Symbol                               |                                                               | Device             | -12           | -11           | -10           | Units |
| Input Setup and Hold                 | Time Relative to Global Clock Input Signal for LVC            | MOS25 Standard.(1) |               |               |               |       |
| T <sub>PSFD</sub> /T <sub>PHFD</sub> | Full Delay<br>Global Clock and IFF <sup>(2)</sup> without DCM | XC4VLX15           | 1.82<br>0.11  | 2.33<br>0.19  | 2.74<br>0.39  | ns    |
|                                      |                                                               | XC4VLX25           | 1.79<br>0.20  | 2.30<br>0.29  | 2.70<br>0.50  | ns    |
|                                      |                                                               | XC4VLX40           | 2.06<br>0.13  | 2.61<br>0.22  | 3.06<br>0.44  | ns    |
|                                      |                                                               | XC4VLX60           | 2.39<br>0.04  | 2.99<br>0.12  | 3.50<br>0.34  | ns    |
|                                      |                                                               | XC4VLX80           | 2.36<br>0.16  | 2.96<br>0.26  | 3.47<br>0.49  | ns    |
|                                      |                                                               | XC4VLX100          | 4.85<br>-0.09 | 5.83<br>-0.09 | 6.76<br>-0.01 | ns    |
|                                      |                                                               | XC4VLX160          | 2.56<br>0.46  | 3.21<br>0.59  | 3.76<br>0.88  | ns    |
|                                      |                                                               | XC4VLX200          | N/A           | 3.57<br>0.64  | 4.17<br>0.95  | ns    |
|                                      | XC4VSX:                                                       | XC4VSX25           | 2.12<br>0.14  | 2.68<br>0.23  | 3.14<br>0.44  | ns    |
|                                      |                                                               | XC4VSX35           | 2.10<br>0.21  | 2.66<br>0.30  | 3.12<br>0.52  | ns    |
|                                      |                                                               | XC4VSX55           | 1.99<br>0.57  | 2.53<br>0.71  | 2.97<br>0.98  | ns    |
|                                      |                                                               | XC4VFX12           | 1.82<br>0.12  | 2.33<br>0.20  | 2.73<br>0.39  | ns    |
|                                      |                                                               | XC4VFX20           | 1.75<br>0.38  | 2.26<br>0.49  | 2.65<br>0.73  | ns    |
|                                      |                                                               | XC4VFX40           | 1.82<br>0.64  | 2.34<br>0.78  | 2.75<br>1.05  | ns    |
|                                      |                                                               | XC4VFX60           | 2.42<br>0.25  | 3.03<br>0.35  | 3.54<br>0.59  | ns    |
|                                      |                                                               | XC4VFX100          | 1.99<br>1.11  | 2.21<br>1.31  | 2.60<br>1.64  | ns    |
|                                      |                                                               | XC4VFX140          | N/A           | 2.80<br>1.26  | 3.28<br>1.61  | ns    |

<sup>1.</sup> Setup time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured relative to the Global Clock input signal with the slowest route and heaviest load.

IFF = Input Flip-Flop or Latch.

<sup>3.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed "best-case," but if a "0" is listed, there is no positive hold time.



# ChipSync™ Source-Synchronous Switching Characteristics

The parameters in this section provide the necessary values for calculating timing budgets for Virtex-4 FPGA source-synchronous transmitter and receiver data-valid windows.

Table 59: Duty Cycle Distortion and Clock-Tree Skew

| Symbol                      | Description                                            | Device    | Speed Grade |     |     | Units  |
|-----------------------------|--------------------------------------------------------|-----------|-------------|-----|-----|--------|
| Symbol                      | Description                                            | Device    | -12         | -11 | -10 | Ullits |
| T <sub>DCD_CLK</sub>        | Global Clock Tree Duty Cycle Distortion <sup>(1)</sup> | All       | 150         | 150 | 150 | ps     |
| T <sub>CKSKEW</sub>         | Global Clock Tree Skew <sup>(2)</sup>                  | XC4VLX15  | 50          | 60  | 60  | ps     |
|                             |                                                        | XC4VLX25  | 90          | 100 | 110 | ps     |
|                             |                                                        | XC4VLX40  | 140         | 160 | 180 | ps     |
|                             |                                                        | XC4VLX60  | 140         | 160 | 180 | ps     |
|                             |                                                        | XC4VLX80  | 200         | 230 | 260 | ps     |
|                             |                                                        | XC4VLX100 | 270         | 310 | 350 | ps     |
|                             |                                                        | XC4VLX160 | 270         | 310 | 350 | ps     |
|                             |                                                        | XC4VLX200 | N/A         | 310 | 350 | ps     |
|                             |                                                        | XC4VSX25  | 50          | 60  | 70  | ps     |
|                             |                                                        | XC4VSX35  | 90          | 100 | 120 | ps     |
|                             |                                                        | XC4VSX55  | 140         | 170 | 190 | ps     |
|                             |                                                        | XC4VFX12  | 50          | 60  | 70  | ps     |
|                             |                                                        | XC4VFX20  | 60          | 70  | 70  | ps     |
|                             |                                                        | XC4VFX40  | 90          | 110 | 120 | ps     |
|                             |                                                        | XC4VFX60  | 140         | 170 | 190 | ps     |
|                             |                                                        | XC4VFX100 | 200         | 230 | 260 | ps     |
|                             |                                                        | XC4VFX140 | N/A         | 310 | 350 | ps     |
| T <sub>DCD_BUFIO</sub>      | I/O clock tree duty cycle distortion                   | All       | 100         | 100 | 100 | ps     |
|                             | I/O clock tree skew across one clock region            | All       | 50          | 50  | 50  | ps     |
| T <sub>BUFIOSKEW</sub>      | I/O clock tree skew across multiple clock regions      | All       | 50          | 50  | 50  | ps     |
| T <sub>DCD_BUFR</sub>       | Regional clock tree duty cycle distortion              | All       | 250         | 250 | 250 | ps     |
| T <sub>BUFIO_MAX_FREQ</sub> | I/O clock tree MAX frequency                           | All       | 710         | 710 | 645 | MHz    |
| T <sub>BUFR_MAX_FREQ</sub>  | Regional clock tree MAX frequency                      | All       | 300         | 250 | 250 | MHz    |

<sup>1.</sup> These parameters represent the worst-case duty cycle distortion observable at the pins of the device using LVDS output buffers. For cases where other I/O standards are used, IBIS can be used to calculate any additional duty cycle distortion that might be caused by asymmetrical rise/fall times.

<sup>2.</sup> The T<sub>CKSKEW</sub> value represents the worst-case vertical clock-tree skew observable between sequential I/O elements. Significantly less clock-tree skew exists for I/O registers that are close to each other and fed by the same or adjacent clock-tree branches. Use the Xilinx FPGA\_Editor and Timing Analyzer tools to evaluate clock skew specific to your application.



Table 60: Package Skew

| Symbol               | Description                 | Device        | Package | Value | Units |
|----------------------|-----------------------------|---------------|---------|-------|-------|
| T <sub>PKGSKEW</sub> | Package Skew <sup>(1)</sup> | VO 0 / 1 V4 5 | SF363   | 80    | ps    |
|                      |                             | XC4VLX15      | FF668   | 120   | ps    |
|                      |                             | VO 4VII VOE   | SF363   | 90    | ps    |
|                      |                             | XC4VLX25      | FF668   | 110   | ps    |
|                      |                             | VC4VI V40     | FF668   | 110   | ps    |
|                      |                             | XC4VLX40      | FF1148  | 150   | ps    |
|                      |                             | VC4VI VC0     | FF668   | 130   | ps    |
|                      |                             | XC4VLX60      | FF1148  | 140   | ps    |
|                      |                             | XC4VLX80      | FF1148  | 155   | ps    |
|                      |                             | VC4VII V100   | FF1148  | 140   | ps    |
|                      |                             | XC4VLX100     | FF1513  | 180   | ps    |
|                      |                             | VO 0/11 V/465 | FF1148  | 145   | ps    |
|                      |                             | XC4VLX160     | FF1513  | 180   | ps    |
|                      |                             | XC4VLX200     | FF1513  | 180   | ps    |
|                      |                             | XC4VSX25      | FF668   | 90    | ps    |
|                      |                             | XC4VSX35      | FF668   | 100   | ps    |
|                      |                             | XC4VSX55      | FF1148  | 145   | ps    |
|                      |                             | XC4VFX12      | SF363   | 90    | ps    |
|                      |                             | XC4VFX12      | FF668   | 100   | ps    |
|                      |                             | XC4VFX20      | FF672   | 110   | ps    |
|                      |                             | XC4VFX40      | FF672   | 120   | ps    |
|                      |                             | XC4VFX40      | FF1152  | 150   | ps    |
|                      |                             | XC4VFX60      | FF672   | 110   | ps    |
|                      |                             | AC4VFA60      | FF1152  | 170   | ps    |
|                      |                             | VC4VEV100     | FF1152  | 150   | ps    |
|                      |                             | XC4VFX100     | FF1517  | 170   | ps    |
|                      |                             | XC4VFX140     | FF1517  | 150   | ps    |

<sup>1.</sup> These values represent the worst-case skew between any two balls of the package: shortest flight time to longest flight time from Pad to Ball (7.1 ps per mm).

<sup>2.</sup> Package trace length information is available for these device/package combinations. This information can be used to deskew the package.



Table 61: Sample Window

| Symbol Description      |                                                | Speed Grade Device |     | de  | Units |        |
|-------------------------|------------------------------------------------|--------------------|-----|-----|-------|--------|
| Symbol                  | Description                                    | Device             | -12 | -11 | -10   | Ullits |
| T <sub>SAMP</sub>       | Sampling Error at Receiver Pins <sup>(1)</sup> | All                | 450 | 500 | 550   | ps     |
| T <sub>SAMP_BUFIO</sub> | Sampling Error at Receiver Pins using BUFIO(2) | All                | 350 | 400 | 450   | ps     |

- 1. This parameter indicates the total sampling error of Virtex-4 FPGA DDR input registers across voltage, temperature, and process. The characterization methodology uses the DCM to capture the DDR input registers' edges of operation. These measurements include:
  - CLK0 DCM jitter
  - DCM accuracy (phase offset)
  - DCM phase shift resolution
  - These measurements do not include package or clock tree skew.
- This parameter indicates the total sampling error of Virtex-4 FPGA DDR input registers across voltage, temperature, and process. The
  characterization methodology uses the BUFIO clock network and IDELAY to capture the DDR input registers' edges of operation. These
  measurements do not include package or clock tree skew.

Table 62: ChipSync Pin-to-Pin Setup/Hold and Clock-to-Out

| Symbol                               | Description                                                                         |               | Speed Grade   |               |       |  |  |
|--------------------------------------|-------------------------------------------------------------------------------------|---------------|---------------|---------------|-------|--|--|
| Symbol                               |                                                                                     |               | -11           | -10           | Units |  |  |
| Data Input Setup and Hold            | Data Input Setup and Hold Times Relative to a Forwarded Clock Input Pin Using BUFIO |               |               |               |       |  |  |
| T <sub>PSCS</sub> /T <sub>PHCS</sub> | Setup/Hold of I/O clock across multiple clock regions                               | -0.45<br>0.97 | -0.45<br>1.08 | -0.44<br>1.17 | ns    |  |  |
| Pin-to-Pin Clock-to-Out Us           | Pin-to-Pin Clock-to-Out Using BUFIO                                                 |               |               |               |       |  |  |
| T <sub>ICKOFCS</sub>                 | Clock-to-Out of I/O clock across multiple clock regions                             | 4.10          | 4.54          | 5.02          | ns    |  |  |

# **Production Stepping**

The Virtex-4 FPGA stepping identification system denotes the capability improvement of production released devices. By definition, devices from one stepping are functional supersets of previous devices. Bitstreams compiled for a device with an earlier stepping are guaranteed to operate correctly in subsequent device steppings.

New device steppings can be shipped in place of earlier device steppings. Existing production designs are guaranteed on new device steppings. To take advantage of the capabilities of a newer device stepping, customers are able to order a new stepping version and compile a new bit-stream.

Production devices are marked with a stepping version, with the exception of some step 1 devices. Designs should be compiled with a CONFIG STEPPING parameter set to a specific stepping version. This parameter is set in the UCF file:

CONFIG STEPPING = "#"; (where # is the stepping version)

The default stepping level used by the ISE software is reported in the PAR report.

Table 63 shows the JTAG ID code by step.

Table 63: JTAG ID Code by Step

| Device    | Step 0 | Step 1 | Step 2 |
|-----------|--------|--------|--------|
| XC4VLX15  |        | 3      | 5      |
| XC4VLX25  |        | 9      | Α      |
| XC4VLX40  |        | 3      | 5      |
| XC4VLX60  |        | 2 or 3 | 4 or 5 |
| XC4VLX80  |        | 3      | 5      |
| XC4VLX100 |        | 2 or 3 | 4 or 5 |
| XC4VLX160 |        | 0 or 3 | 4 or 5 |
| XC4VLX200 |        | 0 or 3 | 2 or 5 |
| XC4VSX25  |        | 2      | 4      |
| XC4VSX35  |        | 2      | 4      |
| XC4VSX55  |        | 2      | 4      |
| XC4VFX12  | 0 or 2 |        |        |
| XC4VFX20  | 2      | 6      |        |
| XC4VFX40  |        | 0      |        |
| XC4VFX60  | 2      | 8      |        |
| XC4VFX100 | 0      | 6      |        |
| XC4VFX140 | 0      | 4      |        |

## Notes:

1. Shaded cells represent devices not produced at that stepping.



# **Current Virtex-4 Production Devices**

Table 64 summarizes the current production LX and SX device stepping.

Table 64: Current LX and SX Production Devices

| LX/SX Device Stepping                                           | Step 1                            | Step 2                                                                                                                                                                                                           |
|-----------------------------------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Example Ordering Code                                           | XC4VLX60-10FF672C                 | XC4VLX60-10FF672CS2                                                                                                                                                                                              |
| Device steppings shipped when ordered per Example Ordering Code | Step 1 or Step 2                  | Step 2                                                                                                                                                                                                           |
| Capability Improvements <sup>(1)</sup>                          | The DFS macro is no longer needed | <ul> <li>T<sub>CONFIG</sub> requirement is removed</li> <li>DCM_RESET requirement is removed</li> <li>DCM_INPUT_CLOCK_STOP requirement is removed by a macro (automatically inserted by ISE software)</li> </ul> |
| CONFIG STEPPING parameter (must be set in UCF file)             | "1"                               | "2"                                                                                                                                                                                                              |
| Minimum Software Required                                       | ISE 7.1i SP4                      | ISE 7.1i SP4                                                                                                                                                                                                     |
| Minimum Speed Specification Required.                           | 1.58                              | 1.58                                                                                                                                                                                                             |

#### Notes:

Table 65 summarizes the current production FX device stepping.

Table 65: Current FX Production Devices

| FX Device Stepping                                              | Step 0             | Step 1                    |
|-----------------------------------------------------------------|--------------------|---------------------------|
| Example Ordering Code                                           | XC4VFX60-10FF1152C | XC4VFX60-10FF1152CS1      |
| Device steppings shipped when ordered per Example Ordering Code | Step 0 or Step 1   | Step 1                    |
| Capability Improvements                                         |                    | See FX Errata for details |
| CONFIG STEPPING parameter (must be set in UCF file)             | "0"                | "0" or "1"                |
| Minimum Software Required                                       | ISE 8.1i SP2       | ISE 8.1i SP2              |
| Minimum Speed Specification Required                            | 1.58               | 1.58                      |

<sup>1.</sup> See LX and SX Errata for details on LX and SX Step 1 and ES silicon.

Speed Specification v1.65 or later must be used for XC4VFX40 devices (all speed grades) and for XC4VFX100 (-12 speed grade only). In this case, these family members (and speed grades) are released to production before a speed specification is released with the correct label (Advance, Preliminary, or Production). These labeling discrepancies will be corrected in a subsequent speed specification release.



# **Revision History**

The following table shows the revision history for this document.

| Date     | Version | Revisions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 08/02/04 | 1.0     | Initial Xilinx release. Printed Handbook version.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 09/09/04 | 1.1     | Edits in Tables 12, 13, 18, 19, 20, 22, 26, 28, 37, and 38. Removed Table 39.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 01/18/05 | 1.2     | Added parameters to Tables 4 and 5. Removed System Monitor and ADC parameters.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 02/01/05 | 1.3     | Changed parameters in Tables 1, 2, 3, 7, and 11. Added Interface Performance Characteristics section. Added Switching Characteristics section and Table 14. Added parameters to the following tables: 4–6, 14, 16–30, 32–40, and 46.                                                                                                                                                                                                                                                                                                                                                                                    |
| 02/24/05 | 1.4     | Changed the notes in Table 2. Added Set/Reset parameters to Table 32 and Table 33. Changed description in Table 35. Changed Set/Reset in Table 37. Changed PSCLK units in Table 45. Added parameters to Table 46. Changed DCM_TAP_MS_MIN in Table 50.                                                                                                                                                                                                                                                                                                                                                                   |
| 05/19/05 | 1.5     | Added RocketIO and PowerPC parameters to Table 1, Table 2, and Table 3. Removed conditions from V <sub>IDIFF</sub> and V <sub>ICM</sub> in Table 9. Revised Table 13. Added RocketIO DC Input and Output Levels section. Added PowerPC Switching Characteristics section. Added RocketIO Switching Characteristics section. Removed Table 31 from version 1.4. Revised Table 35. Along with changes to Table 43 and Table 50, there are three new requirements to ensure maximum operating frequencies for the DCM. Added parameters to Table 54, Table 55, Table 56, Table 58, Table 59, Table 60, Table 61, Table 62. |
| 06/17/05 | 1.6     | Revised $V_{IN}$ and $V_{TS}$ in Table 1 and Note 4. Revised typical $P_{CPU}$ specification in Table 3. Revised symbols and values in the Processor tables: Table 16 through Table 22. Revised $T_{DCREF}$ in Table 24. Corrected the CLKOUT_FREQ_FX_HF_MS_MIN in Table 45, the CLKOUT_FREQ_FX_LF_MR_MIN in Table 46, and the "Input Clock Period Jitter" in Table 47. Corrected units in Table 59.                                                                                                                                                                                                                    |
| 06/27/05 | 1.7     | Changed V <sub>IL</sub> and V <sub>IH</sub> for LVCMOS15 in Table 7. Revised Table 14. Replaced value for V <sub>EYE</sub> in Table 25. Added Note 4 to Table 50. Added Table 57: <b>Global Clock Setup and Hold for LVCMOS25 Standard, with DCM in Source-Synchronous Mode</b> . Added value for XC4VLX160-FF1513 in Table 60. Added values for -12 speed specifications to most of the tables. Revised the -10 and -11 speeds in most of the switching characteristics tables.                                                                                                                                        |
| 08/06/05 | 1.8     | Updated to speed specification v1.56. Added V <sub>CC_CONFIG</sub> note to Table 2. Clarified design information in Table 13. Corrected T <sub>PROGRAM</sub> in Table 43. Added DRP configuration timing for DCMs to Table 43. Added global clock tree maximum frequency to Table 44. Corrected CLKOUT_FREQ_FX_LF_MS_MIN in Table 45. Added footnotes 3 and 4 to Table 45 and Table 46. Added more data to the T <sub>CKSKEW</sub> in Table 59.                                                                                                                                                                         |
| 08/29/05 | 1.9     | Corrected V <sub>OCM</sub> in Table 8. Revised Table 11. Added RocketIO MGT Clock DC Input Levels to Table 12. Revised SFI-4.1 performance values in Table 13. Added software tools requirements ISE7.1i SP4, to description above Table 14. Added -11X speed grade to Table 14 and Table 23. Edited Table 15 and Table 16. Edited Table 24. Added note 2 to Table 25, and moved RXOOB <sub>VDPP</sub> to Table 12. Added conditions to T <sub>DJ</sub> and T <sub>RJ</sub> in Table 26. Moved TXOOB <sub>VDPP</sub> to Table 12. Added RSDS to Table 27. Added note 4 to Table 49. Added Production Stepping section.  |
| 09/28/05 | 1.10    | Table 2: Removed Note 1. Recommended maximum voltage drop for V <sub>CCAUX</sub> is 10 mV/ms.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



| Date     | Version | Revisions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 02/03/06 | 1.11    | Revised the speed specification requirements in <b>Switching Characteristics</b> , page 12, with parameter changes in Table 54 and Table 56. Added Note 7 to Table 2. Added to the I <sub>RPU</sub> and I <sub>RPD</sub> specifications in Table 3. Changed LVCMOS18 to meet the JEDEC specification in Table 7. Inserted notes into Table 8, Table 9, and Table 10. Corrected note 1 in Table 11. In Table 12, revised Common Mode Input Voltage Range (V <sub>ICM</sub> ) typical from 800 mV to 600 mV and added a new Note 1. Also in Table 12, changed Common Mode Voltage specification from 95mV to 950mV. Changed performance numbers in Table 23. Removed the typical specification for T <sub>DJ</sub> from Table 26. Added note 2 to Table 27. In Table 35, added maximum to T <sub>IDELAYCTRLCO_RDY</sub> , and a new parameter T <sub>IDELAYPAT_JIT</sub> . Revised Note 1 in Table 43. Added note 5 to Table 45. Revised notes 3 and 5 in Table 50. Changed the CLKIN_FREQ_PMCD_CLKA_MAX -12 specification in Table 53. Changed the T <sub>BUFIO_MAX_FREQ</sub> specification in Table 59. Changed the information in the <b>Production Stepping</b> and <b>Current Virtex-4 Production Devices</b> sections. |
| 03/22/06 | 1.12    | Modified second paragraph in <b>Power-On Power Supply Requirements</b> . Added/Changed numbers for $I_{CCINTMIN}$ , $I_{CCAUXMIN}$ , and $I_{CCOMIN}$ , and added Note 2 (Table 5). Changed the typ value of the DC Parameter, Common Mode Input Voltage Range from 600 MV to 800 MV in Table 12. Added three DC parameters to Table 12, Input Common-Mode Voltage ( $V_{ICMC}$ ), Peak-to-Peak Differential Input Voltage ( $V_{IDIFF}$ ), and Differential Input Resistance ( $R_{IN}$ ). Changed the SPI4.2 entry for -11 from 900 Mb/s to 1 Gb/s in Table 13. Added Note 3 to Table 15. Reduced the maximum frequency from 322 MHz to 250 MHz (in Table 25 and Table 26). Added Note 5 to Table 40.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 06/01/06 | 1.13    | Changed $V_{IN}$ and $V_{TS}$ values and added notes to Table 1, page 1. Removed -11X speed grade from Table 14. Updated to speed specification v1.60. Removed -11X speed grade, changed the -12 and -11 speed grade to 6.5 Gb/s, and deleted Note 1 in Table 23, page 16. Deleted first condition and changed second condition to 2.5 Gb/s to 6.5 Gb/s for Reference Clock total jitter, peak-peak ( $T_{GJTT}$ ) in Table 24, page 16. Changed the max value for Serial data rate $F_{GTX}$ to 6.5 Gb/s. Deleted first condition and changed second condition to 2.5 Gb/s to 6.5 Gb/s for Serial data output deterministic jitter ( $T_{DJ}$ ) and deleted first condition and changed second condition to 2.5 Gb/s to 6.5 Gb/s for Serial data output random jitter ( $T_{RJ}$ ), both in Table 26, page 18.                                                                                                                                                                                                                                                                                                                                                                                                             |
| 06/23/06 | 1.14.1  | Virtex-4 FPGA Electrical Characteristics, page 1: removed paragraph on that introduced the -11x for XC4VFX devices. Table 3, page 3: added new values for I <sub>CCAUXRX</sub> , I <sub>CCAUXTX</sub> , I <sub>CCCAUXMGT</sub> , I <sub>TTX</sub> , I <sub>TRX</sub> , and new notes 2 and 3. Table 4, page 4: added new symbols and for values I <sub>CCAUXRX</sub> , I <sub>CCAUXTX</sub> , I <sub>TTX</sub> , I <sub>TRX</sub> , I <sub>AUMGT</sub> and new notes 4 and 5. Table 12, page 11: changed DC parameters and values and added note. Table 14: changed speed designations for the XC4VFX devices. Table 24, page 16 and Table 25, page 17, for most characteristics: changed conditions, speed grade (typ and max) values, and units. Table 26, page 18, for most characteristics: changed conditions, speed grade (typ and max) values, and units. Updated notes. Table 43, page 36: removed the Tcnfig symbol, values, and note 1. Note 2 is now Note 1, and the reference has also been changed. Table 50, page 42: removed Input Signal Requirements. Table 54, page 44, Table 55, page 45, Table 56, page 46, Table 57, page 47, and Table 58, page 48: corrected large speed numbers to N/A.             |
| 08/23/06 | 1.15    | Table 24, page 16: changed value for Reference Clock Rise/Fall Time (T <sub>RCLK</sub> ; T <sub>FCLK</sub> ) from 65 ps Typ to 400 ps Max. Table 35, page 29: changed the speeds specification for the -12, -11, and -10 Speed Grades for T <sub>IDELAYRESOLUTION</sub> , deleted row for T <sub>IDELAYRESOLUTION</sub> _ERR and added row for T <sub>IDELAYTOTAL_ERR</sub> . Table 39, page 32: changed the speeds specification for -12 Speed Grades, Sequential Delay characteristics: T <sub>REG</sub> , T <sub>REGXB</sub> , T <sub>REGYB</sub> , T <sub>CKSH</sub> , and T <sub>REGF5</sub> . Table 65, page 52: added stepping information for Virtex-4 FX devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



| 09/07/06 | 1.16 | Added 0.5V revisite V and V (Table 1, noted 1) Undeted value DV from 000 mV to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |      | Added 2.5V rows to $V_{IN}$ and $V_{TS}$ (Table 1, page 1). Updated value $DV_{IN}$ from 200 mV to 110 mV in Table 12, page 11. Updated speed grade specifications for XCV4FX devices in Table 14. Updated jitter tolerance and $V_{EYE}$ in Table 25, page 17. Corrected equation for $T_{IDELAYTOTAL\_ERR}$ in Table 35, page 29.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 10/06/06 | 1.17 | <ul> <li>SPEED SPECIFICATION version for this data sheet release: v1.62.</li> <li>Table 1: Removed former note 3 on V<sub>IN</sub>.</li> <li>Table 14: Moved XC4VFX12-11, XC4VFX20-11, XC4VFX60-11, and XC4VFX100-11 devices to Production status.</li> <li>Table 15: Expanded to break out processor clock specifications into <i>Characteristics when APU Not Used</i> and <i>Characteristics when APU Used</i>. Removed specs for CPMFCMCLK, not available.</li> <li>Table 25, Table 26: Updated RX and TX jitter data and notes.</li> <li>Table 39: Modified T<sub>REGXB</sub>, T<sub>REGYB</sub>, and T<sub>CKSH</sub> timing parameters to comply with v1.62 speed specification.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 12/11/06 | 2.0  | <ul> <li>SPEED SPECIFICATION version for this data sheet release: v1.62.</li> <li>Table 1: Modified Note (3) referring to 3.3V I/O design guidelines. Added I<sub>IN</sub> parameters.</li> <li>Table 2: Corrected recommended V<sub>TRX</sub> range to 0.25V – 2.5V. Added I<sub>IN</sub> parameters.</li> <li>Table 7: Added LVDCI attributes with LVCMOS.</li> <li>Table 13: Added Note (1) for SDR LVDS Interface requiring AC coupling above 622 MHz. Added DDR2 SDRAM (High-Performance SERDES Design) with reference to XAPP721. Updated all specification values.</li> <li>Pin-to-Pin Performance and Register-to-Register Performance tables (formerly Table 13 and Table 14) deleted.</li> <li>Table 14: XC4VFX12 changed to Production status.</li> <li>Table 15: Added APU-used max characteristics for -12 devices.</li> <li>Table 24: Added values for Spread-Spectrum Clocking and footnote.</li> <li>Table 26: Changed symbol for jitter parameters from T<sub>J</sub>, R<sub>J</sub>, and D<sub>J</sub> to TJ, RJ, and DJ respectively.</li> <li>Table 32: Added Note (1) to refer to Timing Report for non-zero tap values. Made DLY setup/hold parameters relative to C, not CLKDIV.</li> <li>Table 34: Amended Note (1) to refer to Timing Report for non-zero tap values.</li> <li>Table 35: Added Note (1) to refer to XAPP707 for details on IDELAY timing characteristics. Changed T<sub>IDELAYRESOLUTION</sub> from 74 ps to 75 ps to match Timing Analyzer. Modified formula for T<sub>IDELAYRESOLUTION</sub> from 74 ps to 75 ps resolution.</li> <li>Table 40: Added CLK-to-DOUT parameters for "with ECC" case. Added CLK-to-CLK parameter.</li> <li>Table 43, Table 44, Table 59: Added configuration parameter values for -12 speed grade.</li> <li>Table 45: Added F<sub>MAX</sub> for -12 speed grade.</li> <li>Table 46, Table 47: Replicated Note (5) from Table 45 and applied to all CLKIN with DLL parameters.</li> <l< td=""></l<></ul> |



| Date                 | Version         | Revisions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12/11/06<br>(Cont'd) | 2.0<br>(Cont'd) | <ul> <li>Table 50: Removed T_LOCK_FX_MIN parameter. Added DCM_RESET.</li> <li>Table 53: Added Note (1), no minimum frequency for PMCD.</li> <li>Table 64: Added Note (1) to refer to LX and SX Errata for capability improvements.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 03/27/07             | 2.1             | <ul> <li>SPEED SPECIFICATION version for this data sheet release: v1.64.</li> <li>Table 4: Added Note (6) regarding max quiescent supply current.</li> <li>Table 5: Filled in missing power-on current values for FX devices.</li> <li>Table 24: Added new parameter F<sub>GREFCLK</sub>. Added Min value for Spread Spectrum Clocking frequency. Corrected "Conditions".</li> <li>Table 26: Revised Notes (2) and (3).</li> <li>Table 37, Table 38: Added column/values for XC4VFX -12.</li> <li>Table 39: Added columns/values for XC4VFX -11 and -12. Corrected XC4VLX/SX -11 and -12 values for T<sub>REGXB</sub>, T<sub>REGYB</sub>, and T<sub>CKSH</sub>.</li> <li>Table 43: Restored parameter T<sub>CONFIG</sub> and footnote (1) from earlier revision. Added new parameter T<sub>SMCO</sub> (SelectMAP Readback Clock-to-Out).</li> <li>Table 50: Restored DCM_RESET Minimum and DCM_INPUT_CLOCK_STOP parameters from earlier revision. Added Notes (4) through (7) to these parameters.</li> <li>Table 60: Removed FF1760 package. Not supported.</li> <li>Table 63: Added FX devices and JTAG IDs.</li> </ul> |
| 06/08/07             | 2.2             | <ul> <li>SPEED SPECIFICATION version for this data sheet release: v1.65.</li> <li>Table 14: Promoted -12 speed grade devices of XC4VFX12, XC4VFX20, and XC4VFX60 to Production status.</li> <li>Table 37: Removed parameter T<sub>ISCCK_REV</sub>. Not meaningful because pin should always be connected to GND.</li> <li>Table 43: Added parameter F<sub>MAX_SELECTMAP</sub> for maximum Slave SelectMAP mode external configuration clock frequency.</li> <li>Table 63: Filled in Step 1 values for XC4VFX20, XC4VFX60, and XC4VFX100.</li> <li>Table 65: Added Step 1 data.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 08/10/07             | 2.3             | <ul> <li>SPEED SPECIFICATION version for this data sheet release: v1.65.</li> <li>Table 3: Added MAX value for I<sub>BATT</sub>.</li> <li>Table 25: Added unit (ns) to RXSIGDET.</li> <li>Table 27: Added Note (3) specifying range of DCI reference resistors and referring to UG070.</li> <li>Added section Ethernet MAC Switching Characteristics, page 22, and replaced Table 29.</li> <li>Added section I/O Standard Adjustment Measurement Methodology, page 23, including Table 30, Table 31, and Figure 4.</li> <li>Table 43: Added parameter F<sub>MAX_ICAP</sub>. Added word "Data" to description of SelectMAP Setup/Hold.</li> <li>Table 64: Added to Capability Improvements, for Step 1 that the DFS macro is no longer needed.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                  |
| 09/10/07             | 2.4             | <ul> <li>SPEED SPECIFICATION version for this data sheet release: v1.67.</li> <li>Table 14: Promoted all speed grades for XC4VFX40 devices, and -12 speed grade for XC4VFX100 devices, to Production status.</li> <li>Table 63: Filled in Step 1 value for XC4VFX40.</li> <li>Table 65: Added Note 1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



| Date     | Version | Revisions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09/28/07 | 3.0     | <ul> <li>SPEED SPECIFICATION version for this data sheet release: v1.67.</li> <li>Promoted data sheet to Production status.</li> <li>Table 14: Moved XC4VFX140, all speed grades, from Advance to Production status.</li> <li>Table 59: Added/updated all Global Clock Tree Skew values. Qualified Note (2) by adding "vertical".</li> <li>Table 60: Added Package Skew values for XC4VFX40, XC4VFX100, and XC4VFX140.</li> <li>Table 63: Added JTAG ID code for XC4VFX140.</li> <li>SPEED SPECIFICATION version for this data sheet release: v1.68.</li> </ul>                                                                                                                                                                                                                                                                                                                                                    |
|          |         | <ul> <li>Added new copyright notice and legal disclaimer section.</li> <li>Table 13: Removed table note references to XAPP700, XAPP704, and XAPP705 (obsolete). Renumbered table notes.</li> <li>Table 15: Added new Note 1, renumbered subsequent table notes.</li> <li>Table 30: Removed table rows for LVPECL_33, LVDS_33, and LVDSEXT_33.</li> <li>Table 30, Table 31: Corrected "electron-coupled" to "emitter-coupled".</li> <li>Table 31: For LVDS Extended Mode 2.5V, corrected I/O Standard Attribute to LVDSEXT_25.</li> <li>Table 37: Added Note 4 specifying F<sub>TOG</sub> for -11 FX devices as 1181 MHz.</li> <li>Table 43: Added parameter F<sub>MAX_READBACK</sub>.</li> <li>Table 58: Corrected T<sub>PSFD</sub> for XC4VFX100 devices to 1.99 ns.</li> <li>Section Production Stepping, page 51: Advised that current stepping level is reported by the ISE tool in the PAR report.</li> </ul> |
| 04/10/08 | 3.2     | <ul> <li>SPEED SPECIFICATION version for this data sheet release: v1.68.</li> <li>Table 28, page 22: Re-inserted table.</li> <li>Table 43, page 36: Updated Symbol names for the DRP entries.</li> <li>Table 63, page 51: Revised code for XC4VFX40 package to 0.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 06/06/08 | 3.3     | <ul> <li>SPEED SPECIFICATION version for this data sheet release: v1.68.</li> <li>Table 3, page 3: In Note (2), clarified differences between settings for typical and maximum I<sub>CC</sub> numbers.</li> <li>Table 24, page 16: Revised F<sub>GCLK</sub> to show different maximum frequencies depending on the speed grade. Removed T<sub>PHASE</sub>.</li> <li>Table 35, page 29: Reorganized according to IDELAYCTRL and IDELAY.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 11/26/08 | 3.4     | Table 35, page 29: Added F <sub>MAX</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 06/16/09 | 3.5     | Table 40, page 33: Changed T <sub>RCKO_DOA</sub> to a Max parameter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 08/13/09 | 3.6     | <ul> <li>Table 3, page 3: Updated Note 1.</li> <li>Table 45, page 38: Added Note 6 reference to and updated descriptions of CLKIN_FREQ_DLL_HF_MS_MIN and CLKIN_FREQ_FX_HF_MS_MAX.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 09/09/09 | 3.7     | Table 7, page 8: Added "LVCMOS" to Notes 3 and 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



# **Notice of Disclaimer**

THE XILINX HARDWARE FPGA AND CPLD DEVICES REFERRED TO HEREIN ("PRODUCTS") ARE SUBJECT TO THE TERMS AND CONDITIONS OF THE XILINX LIMITED WARRANTY WHICH CAN BE VIEWED AT <a href="http://www.xilinx.com/warranty.htm">http://www.xilinx.com/warranty.htm</a>. THIS LIMITED WARRANTY DOES NOT EXTEND TO ANY USE OF PRODUCTS IN AN APPLICATION OR ENVIRONMENT THAT IS NOT WITHIN THE SPECIFICATIONS STATED IN THE XILINX DATA SHEET. ALL SPECIFICATIONS ARE SUBJECT TO CHANGE WITHOUT NOTICE. PRODUCTS ARE NOT DESIGNED OR INTENDED TO BE FAIL-SAFE OR FOR USE IN ANY APPLICATION REQUIRING FAIL-SAFE PERFORMANCE, SUCH AS LIFE-SUPPORT OR SAFETY DEVICES OR SYSTEMS, OR ANY OTHER APPLICATION THAT INVOKES THE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). USE OF PRODUCTS IN CRITICAL APPLICATIONS IS AT THE SOLE RISK OF CUSTOMER, SUBJECT TO APPLICABLE LAWS AND REGULATIONS.